HD6473937RXV Renesas Electronics America, HD6473937RXV Datasheet - Page 395

MCU 3/5V 60K 100-TQFP

HD6473937RXV

Manufacturer Part Number
HD6473937RXV
Description
MCU 3/5V 60K 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300L SLPr
Datasheet

Specifications of HD6473937RXV

Core Processor
H8/300L
Core Size
8-Bit
Speed
10MHz
Connectivity
SCI
Peripherals
POR, WDT
Number Of I /o
59
Program Memory Size
60KB (60K x 8)
Program Memory Type
OTP
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 3.6 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD6473937RXV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Table 12-32 Alphanumeric Message without fragmentation
PACKET
1st
2nd
3rd
4th
Note:
packets decrement the count for the first fragment and the last fragment. This dec-rements the
all frame counter to zero, if no other fragmented messages, temporary addresses are pending
and the FAF bit is clear in the All Frame Mode Register, the FLEX decoder returns to normal
operation.
The above process must be repeated for each occurrence of a fragmented message. The host
must keep track of the number of fragmented messages being decoded and insure the all frame
mode counter decrements after each fragment or after each fragmented message.
*
Host Initiated Packet. The FLEX decoder returns a packet according to 12.4, Decoder-
to-Host Packet Descriptions.
PACKET TYPE
ADDRESS 1
VECTOR 1
MESSAGE
Variable*
PHASE
A
A
A
All Frame
Counter
0
1
1
0
COMMENT
Address 1 is received
Vector = Alphanumeric Type
Message Word received “C” bit = 0, No
more fragments are expected.
Host writes All Frame Mode Packet to the
FLEX decoder with the “DAF” bit = 1
381

Related parts for HD6473937RXV