EP2AGX95EF29I5N Altera, EP2AGX95EF29I5N Datasheet - Page 153

no-image

EP2AGX95EF29I5N

Manufacturer Part Number
EP2AGX95EF29I5N
Description
IC ARRIA II GX FPGA 95K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX95EF29I5N

Number Of Logic Elements/cells
89178
Number Of Labs/clbs
3747
Total Ram Bits
6679
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
93674
# I/os (max)
372
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
93674
Ram Bits
7025459.2
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX95EF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX95EF29I5N
Manufacturer:
ALTERA
0
Chapter 6: I/O Features in Arria II GX Devices
Arria II GX Termination Schemes for I/O Standards
Figure 6–13. Arria II GX RSDS I/O Standard Termination
Note to
(1) R
© July 2010 Altera Corporation
p
Termination
= 170  and R
Termination
On-Board
Figure
External
OCT
6–13:
s
= 120  for RSDS_E_1R and RSDS_E3R.
Transmitter
Transmitter
Arria II GX devices support DC-coupled LVPECL if the LVPECL output common
mode voltage is in the Arria II GX LVPECL input buffer specification (see
Figure
Figure 6–12. LVPECL DC-Coupled Termination
RSDS
Arria II GX devices support the RSDS output standard with a data rate of up to
360 Mbps with LVDS output buffer types. Arria II GX devices supports true RSDS,
RSDS with a one-resistor network, and RSDS with a three-resistor network. Two
single-ended output buffers are used for external one- or three-resistor networks, as
shown in
A resistor network is required to attenuate the LVDS output-voltage swing to meet
RSDS specifications. You can modify the three-resistor network values to reduce
power or improve the noise margin. The resistor values chosen should satisfy the
equation shown in
One-Resistor Network (RSDS_E_1R)
6–12).
Figure
≤1 inch
Output Buffer
≤1 inch
LVPECL
R P
R P
6–13.
50 Ω
50 Ω
50 Ω
50 Ω
Equation
100 Ω
100 Ω
Arria II GX OCT
Receiver
Receiver
6–1.
(Note 1)
Z
Z
O
O
= 50 Ω
= 50 Ω
Transmitter
Transmitter
Three-Resistor Network (RSDS_E_3R)
100 Ω
R S
R S
R S
≤1 inch
R S
1 inch
LVPECL Input Buffer
R P
R P
Arria II GX Device Handbook, Volume 1
Arria II GX
50
50 Ω
50
50 Ω
100 Ω
100
Arria II GX OCT
Ω
Receiver
Receiver
6–19

Related parts for EP2AGX95EF29I5N