TMPA901CMXBG Toshiba, TMPA901CMXBG Datasheet - Page 447

no-image

TMPA901CMXBG

Manufacturer Part Number
TMPA901CMXBG
Description
Microcontrollers (MCU) 32-bit RISC MCU 16kb ARM926EJ 16kb 200Mhz
Manufacturer
Toshiba
Datasheet

Specifications of TMPA901CMXBG

Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
-
Rom Type
ROMless
Ram (kbytes)
32
Number Of Pins
177
Package
BGA
Vcc
3V
Tft Lcd Controller
Y
Touchscreen Controller
Y
Usb Host Fs With Phy
Y
Usb Device Hs With Phy
Y
Sd Host Controller
-
Cmos Image Sensor Interface
-
I2s
1
Ssp (ch) Spi
1
I2mc/sio (ch)
1
Uart/sio (ch)
2
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
8
10-bit Ad Converter
4
12-bit Da Converter
-
16-bit Timer / Counter
6
Real Time Clock
Y
Watchdog Timer
Y
Osc Freq Detect
Y
Low-power Modes
Y
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPA901CMXBG
Manufacturer:
Toshiba
Quantity:
10 000
[31:30]
[29]
[28:26]
[25]
[24]
[23]
[22]
[21]
[20]
[19]
[18]
[17]
Bit
mw_rerror_en
dmac_reg_rd_en
udc2_reg_rd_en
mr_ahberr_en
mr_ep_dset_en
mr_end_add_en
mw_ahberr_en
mw_timeout_en
mw_end_add_en
mw_set_add_en
Note: For the operation of interrupt signals, refer to “3.16.2.7 Interrupt Signal (INTS[21])”.
2. UDINTENB (Interrupt Enable register)
Symbol
source of the interrupt signal (INTS[21] output signal) can be disabled. Writing 1 will
enable the corresponding interrupt source.
enabled or disabled status of each bit, an interrupt may occur at the same time as this
register was enabled. If such behavior should be avoided, the corresponding bit of
Interrupt Status register should be cleared in advance.
register is bits [15:8] of the INT register of UDC2, not this register. See the section of
UDC2.
By writing 0 into the corresponding bit of this register, the corresponding interrupt
Since the corresponding bit of Interrupt Status register will be set regardless of the
The interrupt control register corresponding to bits [7:0] of the Interrupt Status
Bit
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Type
TMPA901CM- 446
Undefined
0y0, (-)
Undefined
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
0y0, (-)
Reset
Value
Read as undefined. Write as zero.
Master Write endpoint read error
0y0: Disable
0y1: Enable
Read as undefined. Write as zero.
DMAC register read complete
0y0: Disable
0y1: Enable
UDC2 register read access complete
0y0: Disable
0y1: Enable
Master Read transfer error status interrupt enable
0y0: Disable
0y1: Enable
Master Read endpoint data set status interrupt enable
0y0: Disable
0y1: Enable
Master Read transfer end status interrupt enable
0y0: Disable
0y1: Enable
Master Write transfer error status interrupt enable
0y0: Disable
0y1: Enable
Master Write transfer timeout status interrupt enable
0y0: Disable
0y1: Enable
Master Write transfer end status interrupt enable
0y0: Disable
0y1: Enable
Master Write transfer address request status interrupt
enable
0y0: Disable
0y1: Enable
Address = (0xF440_0000) + (0x0004)
Description
TMPA901CM
2010-07-29

Related parts for TMPA901CMXBG