SAM7SE256 Atmel Corporation, SAM7SE256 Datasheet - Page 142

no-image

SAM7SE256

Manufacturer Part Number
SAM7SE256
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of SAM7SE256

Flash (kbytes)
256 Kbytes
Pin Count
144
Max. Operating Frequency
48 MHz
Cpu
ARM7TDMI
Hardware Qtouch Acquisition
No
Max I/o Pins
88
Ext Interrupts
88
Usb Transceiver
1
Usb Speed
Full Speed
Usb Interface
Device
Spi
1
Twi (i2c)
1
Uart
3
Ssc
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
384
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
32
Self Program Memory
NO
External Bus Interface
1
Dram Memory
sdram
Nand Interface
Yes
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8/3.3
Operating Voltage (vcc)
3.0 to 3.6
Fpu
No
Mpu / Mmu
Yes / No
Timers
3
Output Compare Channels
3
Input Capture Channels
3
Pwm Channels
4
32khz Rtc
Yes
Calibrated Rc Oscillator
No
21.6.5.1
21.6.5.2
142
SAM7SE512/256/32
I/O Mode, Common Memory Mode, Attribute Memory and True IDE Mode
CFCE1 and CFCE2 signals
address space reserved to NCS4 and/or NCS2 (i.e., between 0x5000 0000 and 0x5FFF FFFF
for NCS4 and between 0x3000 0000 and 0x3FFF FFFF for NCS2).
When multiplexed with CFCE1 and CFCE2 signals, the NCS5 and NCS6 signals become
unavailable. Performing an access within the address space reserved to NCS5 and NCS6 (i.e.,
between 0x6000 0000 and 0x7FFF FFFF) may lead to an unpredictable outcome.
All CompactFlash modes (Attribute Memory, Common Memory, I/O and True IDE) are sup-
ported but the signals _IOIS16 (I/O and True IDE modes) and _ATA SEL (True IDE mode) are
not handled.
Within the NCS4 and/or NCS2 address space, the current transfer address is used to distinguish
I/O mode, common memory mode, attribute memory mode and True IDE mode.
The different modes are accessed through a specific memory mapping as illustrated in
21-3.
Figure 21-3. CompactFlash Memory Mapping
Note:
To cover all types of access, the SMC must be alternatively set to drive the 8-bit data bus or 16-
bit data bus. The odd byte access on the D[7:0] bus is only possible when the SMC is configured
to drive 8-bit memory devices on the corresponding NCS pin (NCS4 and/or NCS2). The DBW
field in the corresponding Chip Select Register of the NCS4 and/or NCS2 address space must
be set as shown in
NUB and NLB are the byte selection signals from SMC and are available when the SMC is set in
Byte Select mode on the corresponding Chip Select.
The CFCE1 and CFCE2 waveforms are identical to the corresponding NCSx waveform. For
details on these waveforms and timings, refer to the Static Memory Controller Section.
The A22 pin of the EBI is used to drive the REG signal of the CompactFlash Device (except in
True IDE mode).
CF Address Space
Table 21-4
to enable the required access type.
Offset 0x00E0 0000
Offset 0x00C0 0000
Offset 0x0080 0000
Offset 0x0040 0000
Offset 0x0000 0000
Common Memory Mode Space
True IDE Alternate Mode Space
Attribute Memory Mode Space
True IDE Mode Space
I/O Mode Space
6222F–ATARM–14-Jan-11
Figure

Related parts for SAM7SE256