R5S72611 RENESAS [Renesas Technology Corp], R5S72611 Datasheet - Page 1039

no-image

R5S72611

Manufacturer Part Number
R5S72611
Description
32-Bit RISC Microcomputer SuperHTM RISC engine Family / SH7260 Series
Manufacturer
RENESAS [Renesas Technology Corp]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
R5S72611P100FP
Manufacturer:
ACTEL
Quantity:
90
Part Number:
R5S72611P100FP
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72611P100FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Part Number:
R5S72611RB120FPV
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
(3)
This interrupt can be generated in the following cases.
• When a sync code was detected at a position where the value in the word counter (counter for
• When a sync code has not been detected although the word counter has reached the final value
• When a sync code was detected at a position where the value in the word counter (counter for
• When a sync code has not been detected although the word counter has reached the final value,
• When the sector has been processed as a short sector with the aid of interpolated sync codes
• When the sector has been processed as a long sector with the aid of interpolated sync codes
(4)
This interrupt is generated in the following cases.
• When ECC correction was incapable of correcting an error
• When ECC correction was OK but the subsequent EDC check indicated an error
(5)
This interrupt is generated when the following transitions occur.
• Data transfer to the buffer → Data transfer complete (searching for data for the next transfer)
• Data for transfer to the buffer are being searched for → Data transfer started
(6)
This interrupt is generated when decoding of data for one sector is completed. This interrupt
should be used to start the CPU buffering stream data for output to SDRAM.
(7)
The source of DMA activation is the same as that of IREADY. An interrupt request is generated
when output stream data for one sector becomes ready, and after the 2768 bytes of data shown in
figure 21.15 have been transferred, the request signal is negated once. This is because a certain
amount of time is required before the output data for the next sector is ready, so the transfer
request from the DMAC should be turned off between transfers.
checking sync code intervals) was not correct and the sync code was ignored
and a sync code has been interpolated (for sync maintenance)
checking sync code intervals) was not correct and the sync code was used in resynchronization
so the period taken up by the sector has been prolonged
ISY
IERR
IBUF
IREADY
DMA Transfer Request
Rev. 2.00 Sep. 07, 2007 Page 1007 of 1312
Section 21 CD-ROM Decoder (ROM-DEC)
REJ09B0320-0200

Related parts for R5S72611