ORSPI4-2FTE1036I Lattice, ORSPI4-2FTE1036I Datasheet - Page 199

no-image

ORSPI4-2FTE1036I

Manufacturer Part Number
ORSPI4-2FTE1036I
Description
FPGA - Field Programmable Gate Array ORCA FPSC 1.5V SPI4 Interface
Manufacturer
Lattice
Datasheet

Specifications of ORSPI4-2FTE1036I

Product Category
FPGA - Field Programmable Gate Array
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
FPTBGA-1036
Minimum Operating Temperature
- 40 C
Factory Pack Quantity
60
Lattice Semiconductor
Table 79. Pin Descriptions (Continued)
MPI_CLK
MPI_TEA
MPI_RTRY
D[0:31]
DP[0:3]
DIN
DOUT
TESTCFG
1. The FPGA States of Operation section in the ORCA Series 4 FPGAs data sheet contains more information on how to control these signals
during start-up. The timing of DONE release is controlled by one set of bit stream options, and the timing of the simultaneous release of all
other configuration pins (and the activation of all user I/Os) is controlled by a second set of options.
Symbol
I/O
I/O If not used for MPI these pins are user-programmable I/O pins after configuration.
I/O If not used for MPI these pins are user-programmable I/O pins after configuration.
I/O If not used for MPI these pins are user-programmable I/O pins after configuration.
I/O Selectable data bu
I/O After configuration, if MPI is not used, the pins are user-programmable I/O pins.
I/O Selectable parity bus width in MPI mode from 1, 2, 4-bit, DP[0] for D[0:7], DP[1] for D[8:15],
I/O After configuration, this pin is a user-programmable I/O pin.
I/O After configuration, DOUT is a user-programmable I/O pin.
I/O After configuration, TESTCFG is a user programmable I/O pin.
O A low on the MPI transfer error acknowledge indicates that the MPI detects a bus error on the
O This pin requests the MPC860 to relinquish the bus and retry the cycle.
O D[7:3] output internal status for asynchronous peripheral mode when RD is low.
O During configuration, DOUT is the serial data output that can drive the DIN of daisy-chained
I
I
I
I
This is the PowerPC synchronous, positive-edge bus clock used for the
a source of the clock for the Embedded System Bus. If MPI is used this will be the AMBA bus
clock.
internal system bus for the current transaction.
transaction and driven by MPI in a read transaction.
D[7:0] receive configuration data during master parallel, peripheral, and slave parallel configu-
ration modes when WR is low and each pin has a pull-up enabled. During serial configuration
modes, D0 is the DIN input.
DP[2] for D[16:23], and DP[3] for D[24:31].
After configuration, if MPI is not used, the pins are user-programmable I/O pin.
During slave serial or master serial configuration modes, DIN accepts serial configuration data
synchronous with CCLK. During parallel configuration modes, DIN is the D0 input. During con-
figuration, a pull-up is enabled.
slave devices. Data out on DOUT changes on the rising edge of CCLK.
During configuration this pin should be held high, to allow configuration to occur. A pull up is
enabled during configuration.
s
width from 8, 16, 32-bit in MPI mode. Driven by the bus master in a write
199
Description
ORCA ORSPI4 Data Sheet
1
1
1
MPI
interface. It can be
1
1
1
1
1

Related parts for ORSPI4-2FTE1036I