AT91SAM9M10-CU Atmel, AT91SAM9M10-CU Datasheet - Page 158

IC MCU 16/32BIT ARM9 324TFBGA

AT91SAM9M10-CU

Manufacturer Part Number
AT91SAM9M10-CU
Description
IC MCU 16/32BIT ARM9 324TFBGA
Manufacturer
Atmel
Series
AT91SAMr
Datasheets

Specifications of AT91SAM9M10-CU

Core Processor
ARM9
Core Size
16/32-Bit
Speed
400MHz
Connectivity
EBI/EMI, Ethernet, I²C, SPI, SSC, UART/USART, USB
Peripherals
AC'97, DMA, LCD, POR, PWM, WDT
Number Of I /o
160
Program Memory Size
64KB (64K x 8)
Program Memory Type
ROM
Ram Size
128K x 8
Voltage - Supply (vcc/vdd)
0.9 V ~ 1.1 V
Data Converters
A/D 8x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
324-TFBGA
Processor Series
AT91SAMx
Core
ARM926EJ-S
Data Bus Width
32 bit
Data Ram Size
32 KB
Interface Type
2-Wire, SPI, USART
Maximum Clock Frequency
133 MHz
Number Of Programmable I/os
5
Number Of Timers
2 x 16 bit
Operating Supply Voltage
1.65 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-ARM-2M, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
AT91SAM-ICE, AT91-ISP, AT91SAM9M10-G45-EK
Controller Family/series
AT91
No. Of I/o's
160
Ram Memory Size
64KB
Cpu Speed
400MHz
No. Of Timers
2
Rohs Compliant
Yes
Cpu Family
AT91
Device Core
ARM926EJ-S
Device Core Size
32b
Frequency (max)
400MHz
Total Internal Ram Size
64KB
# I/os (max)
160
Number Of Timers - General Purpose
7
Operating Supply Voltage (typ)
1.8/2.5/3.3V
Operating Supply Voltage (max)
1.1/1.95/3.6V
Operating Supply Voltage (min)
0.9/1.65/1.8/3V
On-chip Adc
8-chx10-bit
Instruction Set Architecture
RISC
Operating Temp Range
-40C to 85C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
324
Package Type
TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91SAM9M10-CU
Manufacturer:
Atmel
Quantity:
996
Part Number:
AT91SAM9M10-CU
Manufacturer:
Atmel
Quantity:
10 000
20.1.4
Table 20-1.
20.1.5
20.1.6
158
Name
DDR_D0 - DDR_D15
DDR_A0 - DDR_A13
DDR_DQM0 - DDR_DQM1
DDR_DQS0 - DDR_DQS1
DDR_VREF
DDR_CS
DDR_CLK - DDR_CLK#
DDR_CKE
DDR_RAS
DDR_CAS
DDR_WE
DDR_BA0 - DDR_BA1
AT91SAM9M10
I/O Lines Description
Product Dependencies
Implementation Example
DDR2 I/O Lines Description
The pins used for interfacing the DDR2 memory are not multiplexed with the PIO lines.
The following hardware configuration is given for illustration only. The user should refer to the
memory manufacturer web site to check current device availability.
Function
Data Mask
Data Strobe
Reference Voltage for DDR2 operations, typically 0.9V
Chip Select
DDR2 Differential Clock
Clock enable
Row signal
Column signal
Write enable
Bank Select
Data Bus
Address Bus
DDR2/LPDDR Controller
Output
Output
Output
Output
Output
Output
Output
Output
Output
Output
Type
Input
I/O
6355B–ATARM–21-Jun-10
Active Level
High
Low
Low
Low
Low

Related parts for AT91SAM9M10-CU