s3c2410a Samsung Semiconductor, Inc., s3c2410a Datasheet - Page 483

no-image

s3c2410a

Manufacturer Part Number
s3c2410a
Description
16/32-bit Risc Arm Microprocessor
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
s3c2410a-20
Manufacturer:
SAMSUNG
Quantity:
15 995
Part Number:
s3c2410a-20
Quantity:
1 238
Part Number:
s3c2410a-20
Manufacturer:
SUNMNG
Quantity:
2 000
Company:
Part Number:
s3c2410a-20
Quantity:
130
Part Number:
s3c2410a-20-Y080
Manufacturer:
SAMSUNG
Quantity:
2 890
Part Number:
s3c2410a-20-Y0R0
Manufacturer:
SAMSUNG
Quantity:
523
Part Number:
s3c2410a20-Y080
Manufacturer:
SAMSUNG/三星
Quantity:
20 000
Company:
Part Number:
s3c2410a20-YO80
Quantity:
12 000
Company:
Part Number:
s3c2410a20-YO8N
Quantity:
1 619
S3C2410A
SPI PIN CONTROL REGISTER
When the SPI system is enabled, the direction of pins, except nSS pin, is controlled by MSTR bit of SPCONn
register. The direction of nSS pin is always input.
When the SPI is a master, nSS pin is used to check multi-master error, provided the SPPIN's ENMUL bit is active,
and another GPIO should be used to select a slave.
If the SPI is configured as a slave, the nSS pin is used to select SPI as a slave by one master.
The SPIMISO (MISO) and SPIMOSI (MOSI) data pins are used for transmitting and receiving serial data. When the
SPI is configured as a master, SPIMISO (MISO) is the master data input line, SPIMOSI (MOSI) is the master data
output line, and SPICLK (SCK) is the clock output line. When the SPI becomes a slave, these pins perform reversed
roles. In a multiple-master system, SPICLK (SCK) pins, SPIMOSI (MOSI) pins, and SPIMISO (MISO) pins are tied
to configure a group respectively.
A master SPI can experience a multi master error, when other SPI device working as a master selects the S3C2410
SPI as a slave. When this error is detected, the following actions are taken immediately. But you must previously set
SPPINn's ENMUL bit if you want to detect this error.
1. The SPCONn's MSTR bit is forced to 0 to operate slave mode.
2. The SPSTAn's MULF flag is set, and an SPI interrupt is generated.
SPPIN0
SPPIN1
Reserved
Multi Master error detect
Enable (ENMUL)
Reserved
Master Out Keep (KEEP)
Register
SPPINn
0x59000008
0x59000028
Address
[7:3]
Bit
[2]
[1]
[0]
The /SS pin is used as an input to detect multi master error
when the SPI system is a master.
0 = disable (general purpose)
1 = multi master error detect enable
This bit should be "1".
Determine MOSI drive or release when 1byte transmit is
completed (only master).
0 = release,
R/W
R/W
R/W
SPI channel 0 pin control register
SPI channel 1 pin control register
Description
1 = drive the previous level
Description
SPI INTERFACE
Reset Value
Initial State
0x02
0x02
0
1
0
22-9

Related parts for s3c2410a