LPC2460FET208,551 NXP Semiconductors, LPC2460FET208,551 Datasheet - Page 306

IC ARM7 MCU ROMLESS 208TFBGA

LPC2460FET208,551

Manufacturer Part Number
LPC2460FET208,551
Description
IC ARM7 MCU ROMLESS 208TFBGA
Manufacturer
NXP Semiconductors
Series
LPC2400r
Datasheets

Specifications of LPC2460FET208,551

Program Memory Type
ROMless
Package / Case
208-TFBGA
Core Processor
ARM7
Core Size
16/32-Bit
Speed
72MHz
Connectivity
CAN, EBI/EMI, Ethernet, I²C, Microwire, MMC, SPI, SSI, SSP, UART/USART, USB OTG
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
160
Ram Size
96K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 8x10b; D/A 1x10b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Processor Series
LPC24
Core
ARM7TDMI-S
Data Bus Width
16 bit, 32 bit
Data Ram Size
98 KB
Interface Type
CAN/I2C/I2S/SPI/SSP/UART/USB
Maximum Clock Frequency
72 MHz
Number Of Programmable I/os
160
Number Of Timers
4
Operating Supply Voltage
3.3 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2, MCB2460, MCB2460U
Minimum Operating Temperature
- 40 C
On-chip Adc
8-ch x 10-bit
On-chip Dac
1-ch x 10-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
MCB2400U - BOARD EVAL MCB2400 + ULINK2MCB2400 - BOARD EVAL FOR NXP LPC246X SER
Eeprom Size
-
Program Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
568-4260
935283232551
LPC2460FET208-S

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2460FET208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
NXP Semiconductors
UM10237_4
User manual
7.3 Vertical Timing register (LCD_TIMV, RW - 0xFFE1 0004)
If enough time is given at the start of the line, for example, setting HSW = 6, HBP = 10,
data does not corrupt for PCD = 4, the minimum value.
The LCD_TIMV register controls the Vertical Synchronization pulse Width (VSW), the
Vertical Front Porch (VFP) period, the Vertical Back Porch (VBP) period, and the
Lines-Per-Panel (LPP).
The contents of the LCD_TIMV register are described in
Table 262. Vertical Timing register (LCD_TIMV, RW - 0xFFE1 0004)
Bits
31:24
PCD = 5 (LCDCLK / 7)
Function
VBP
Rev. 04 — 26 August 2009
Description
Vertical back porch.
This is the number of inactive lines at the start of a frame, after
the vertical synchronization period. The 8-bit VBP field specifies
the number of line clocks inserted at the beginning of each
frame. The VBP count starts immediately after the vertical
synchronization signal for the previous frame has been negated
for active mode, or the extra line clocks have been inserted as
specified by the VSW bit field in passive mode. After this has
occurred, the count value in VBP sets the number of line clock
periods inserted before the next frame. VBP generates 0–255
extra line clock cycles. Program to zero on passive displays for
improved contrast.
Chapter 12: LPC24XX LCD controller
Table
12–262.
UM10237
© NXP B.V. 2009. All rights reserved.
306 of 792
Reset
value
0x0

Related parts for LPC2460FET208,551