UPD70F3765GF-GAT-AX Renesas Electronics America, UPD70F3765GF-GAT-AX Datasheet - Page 512

no-image

UPD70F3765GF-GAT-AX

Manufacturer Part Number
UPD70F3765GF-GAT-AX
Description
MCU 32BIT V850ES/JX3-H 128-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Hr
Datasheet

Specifications of UPD70F3765GF-GAT-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3765GF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-H, V850ES/JH3-H
R01UH0042EJ0400 Rev.4.00
Sep 30, 2010
TT0IOC2
(d) TMT0 I/O control register 2 (TT0IOC2)
(f) TMT0 capture/compare registers 0 and 1 (TT0CCR0 and TT0CCR1)
(e) TMT0 counter read buffer register (TT0CNT)
The value of the 16-bit counter can be read by reading the TT0CNT register.
If D
PWM waveform are as follows.
Remark
Cycle = (D
Active level width = D
0
0
is set to the TT0CCR0 register and D
TMT0 control register 2 (TT0CTL2), TMT0 I/O control register 1 (TT0IOC1), TMT0 I/O control
register 3 (TT0CTL3), TMT0 option register 0 (TT0OPT0), TMT0 option register 1
(TT0OPT1), and TMT0 counter write register (TT0TCW) are not used in the PWM output
mode.
0
+ 1) × Count clock cycle
0
Figure 9-31. Register Setting in PWM Output Mode (2/2)
1
0
× Count clock cycle
0
TT0EES1
CHAPTER 9 16-BIT TIMER/EVENT COUNTER T (TMT)
0/1
1
to the TT0CCR1 register, the cycle and active level of the
TT0EES0 TT0ETS1 TT0ETS0
0/1
0
0
Select valid edge
of external event
count input (EVTT0 pin).
Page 512 of 1509

Related parts for UPD70F3765GF-GAT-AX