UPD70F3765GF-GAT-AX Renesas Electronics America, UPD70F3765GF-GAT-AX Datasheet - Page 959

no-image

UPD70F3765GF-GAT-AX

Manufacturer Part Number
UPD70F3765GF-GAT-AX
Description
MCU 32BIT V850ES/JX3-H 128-LQFP
Manufacturer
Renesas Electronics America
Series
V850ES/Jx3-Hr
Datasheet

Specifications of UPD70F3765GF-GAT-AX

Core Processor
RISC
Core Size
32-Bit
Speed
48MHz
Connectivity
CSI, EBI/EMI, I²C, UART/USART, USB
Peripherals
DMA, LVD, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
40K x 8
Voltage - Supply (vcc/vdd)
2.85 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UPD70F3765GF-GAT-AX
Manufacturer:
Renesas Electronics America
Quantity:
10 000
V850ES/JG3-H, V850ES/JH3-H
R01UH0042EJ0400 Rev.4.00
Sep 30, 2010
(11) CAN0 module interrupt status register (C0INTS)
(a) Read
(b) Write
(a) Read
(b) Write
Note
Caution The status bit of this register is not automatically cleared. Clear it (0) by software if each
CINTS5 to CINTS0
CINTS5 to CINTS0
The C0INTS register indicates the interrupt status of the CAN module.
After reset: 0000H
C0INTS
C0INTS
Interrupt status bit
CINTS5
CINTS4
CINTS3
CINTS2
CINTS1
CINTS0
Clear
The CINTS5 bit is set (1) only when the CAN module is woken up from the CAN sleep mode by a CAN
bus operation. The CINTS5 bit is not set (1) when the CAN sleep mode has been released by software.
0
1
0
1
status must be checked in the interrupt servicing.
Wakeup interrupt from CAN sleep mode
Arbitration loss interrupt
CAN protocol error interrupt
CAN error status interrupt
Interrupt on completion of reception of valid message frame to message buffer m
Interrupt on normal completion of transmission of message frame from message buffer m
CINTS5 to CINTS0 bits are not changed.
CINTS5 to CINTS0 bits are cleared to 0.
No related interrupt source event is generated.
A related interrupt source event is generated.
15
15
7
0
7
0
0
0
R/W
Address: 03FEC058H
14
14
0
6
0
0
6
0
CINTS5
CINTS5
Clear
13
13
0
5
0
5
Setting of CINTS5 to CINTS0 bits
Related interrupt source event
CINTS4
CINTS4
CAN interrupt status bit
Clear
12
12
Note
0
4
0
4
CINTS3
CINTS3
Clear
11
11
0
3
0
3
CHAPTER 20 CAN CONTROLLER
CINTS2
CINTS2
Clear
10
10
0
2
0
2
CINTS1
CINTS1
Clear
9
0
1
9
0
1
Page 959 of 1509
CINTS0
CINTS0
Clear
8
0
0
8
0
0

Related parts for UPD70F3765GF-GAT-AX