EVB9S12XEP100 Freescale Semiconductor, EVB9S12XEP100 Datasheet - Page 546

BOARD EVAL FOR MC9S12XEP100

EVB9S12XEP100

Manufacturer Part Number
EVB9S12XEP100
Description
BOARD EVAL FOR MC9S12XEP100
Manufacturer
Freescale Semiconductor
Type
MCUr
Datasheet

Specifications of EVB9S12XEP100

Contents
Module and Misc Hardware
Processor To Be Evaluated
MC9S12XEP100
Data Bus Width
16 bit
Interface Type
RS-232
Silicon Manufacturer
Freescale
Core Architecture
S12
Core Sub-architecture
S12
Silicon Core Number
MC9S12
Silicon Family Name
S12XE
Rohs Compliant
Yes
For Use With/related Products
MC9S12XEP100
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Chapter 14 Enhanced Capture Timer (ECT16B8CV3)
546
Because of an order from the United States International Trade Commission, BGA-packaged product lines and partnumbers
PR[2:0]
TCRE
indicated here currently are not available from Freescale for import or sale in the United States prior to September 2010
Field
TOI
2:0
7
3
TC7 event
TC7
Timer Overflow Interrupt Enable
0 Timer overflow interrupt disabled.
1 Hardware interrupt requested when TOF flag set.
Timer Counter Reset Enable — This bit allows the timer counter to be reset by a successful channel 7 output
compare. This mode of operation is similar to an up-counting modulus counter.
0 Counter reset disabled and counter free runs.
1 Counter reset by a successful output compare on channel 7.
Note: If register TC7 = 0x0000 and TCRE = 1, then the TCNT register will stay at 0x0000 continuously. If register
Note: TCRE=1 and TC7!=0, the TCNT cycle period will be TC7 x "prescaler counter width" + "1 Bus Clock".
Note: in
Timer Prescaler Select — These three bits specify the division rate of the main Timer prescaler when the PRNT
bit of register TSCR1 is set to 0. The newly selected prescale factor will not take effect until the next synchronized
edge where all prescale counter stages equal zero. See
TC7 = 0xFFFF and TCRE = 1, the TOF flag will never be set when TCNT is reset from 0xFFFF to 0x0000.
When TCRE is set and TC7 is not equal to 0, TCNT will cycle from 0 to TC7. When TCNT reaches TC7
value, it will last only one bus cycle then reset to 0. for a more detail explanation please refer to
17.
Figure
prescaler
counter
Figure 14-17. The TCNT cycle diagram under TCRE=1 condition
0
14-17,if PR[2:0] is equal to 0, one prescaler counter equal to one bus clock
PR2
0
0
0
0
1
1
1
1
MC9S12XE-Family Reference Manual Rev. 1.23
Table 14-15. TSCR2 Field Descriptions
Table 14-16. Prescaler Selection
1
PR1
0
0
1
1
0
0
1
1
PR0
-----
0
1
0
1
0
1
0
1
Description
Table
Prescale Factor
TC7-1
14-16.
128
16
32
64
1
2
4
8
TC7 event
1 bus
clock
TC7
Freescale Semiconductor
0
Figure 14-

Related parts for EVB9S12XEP100