IPR-PCI/MT32 Altera, IPR-PCI/MT32 Datasheet - Page 256

no-image

IPR-PCI/MT32

Manufacturer Part Number
IPR-PCI/MT32
Description
IP CORE Renewal Of IP-PCI/MT32
Manufacturer
Altera
Type
MegaCorer
Datasheets

Specifications of IPR-PCI/MT32

Software Application
IP CORE, Interface And Protocols, PCI
Supported Families
Arria GX, Arria II GX, Cyclone, Stratix
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Function
PCI Compiler, Master/Target, 32 bit
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
Value of Multiple Pending Reads
Value of
Multiple
Pending Reads
6–6
PCI Compiler User Guide
Although up to four pending reads can be issued on the PCI bus, read
data is returned in the order it is issued to the interconnect. This
performance profile provides a significant improvement in PCI read
operations for systems that rely on read operations to transfer data from
PCI devices to Avalon-MM devices.
This section explains the enhanced performance that is possible with
multiple pending read transactions.
burst transfer with multiple pending reads example:
1.
2.
3.
4.
5.
PCI Agent 0 requests a read transaction (R0) to address 0x4. The
PCI-Avalon bridge issues a PCI retry, stores the necessary
information from the R0 transaction, and begins to retrieve the
requested data from the PCI-Avalon bridge.
Before the R0 transaction completes, PCI Agent 1 requests a read
transaction (R1) to address 0xC. The PCI-Avalon bridge issues
another PCI retry and stores the necessary information to retrieve
the data for R1. Meanwhile, the PCI-Avalon bridge continues to
retrieve the data for R0.
At some point the data for R0 is returned, and the PCI-Avalon
bridge immediately begins retrieving the data for R1.
PCI Agent 0 issues R0 again, and the PCI-Avalon bridge provides
the requested data and completes R0. Meanwhile, the data for R1 is
returned from the Avalon-MM peripheral.
PCI Agent 1 issues R1 again, and the PCI-Avalon bridge provides
the requested data and completes R1.
PCI Compiler Version 10.1
Figure 6–1
illustrates the following
Altera Corporation
January 2011

Related parts for IPR-PCI/MT32