IPR-PCI/MT32 Altera, IPR-PCI/MT32 Datasheet - Page 281

no-image

IPR-PCI/MT32

Manufacturer Part Number
IPR-PCI/MT32
Description
IP CORE Renewal Of IP-PCI/MT32
Manufacturer
Altera
Type
MegaCorer
Datasheets

Specifications of IPR-PCI/MT32

Software Application
IP CORE, Interface And Protocols, PCI
Supported Families
Arria GX, Arria II GX, Cyclone, Stratix
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Function
PCI Compiler, Master/Target, 32 bit
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
Interface
Signals
Altera Corporation
January 2011
f
Burst Transfers With Single Pending Read
This profile provides high throughput for transactions initiated by
Avalon-MM master devices to PCI target devices via the PCI bus master
interface. This profile uses embedded RAM blocks to enable clock
domain crossing and efficient processing of single-cycle and burst
transfers. Avalon-MM read transactions are implemented as latent read
transfers. The PCI master devices issue only one read transaction at a
time.
Burst Transfers With Multiple Pending Reads
This profile is exactly the same as the Burst Transfers with Single Pending
Read for both the PCI Master/Target Peripheral and PCI Host-Bridge
Device operational modes except that it can simultaneously process up to
four pending reads. This allows higher throughput for read operations,
but also requires more device resources.
For more information on multiple pending read transactions, refer to
“Value of Multiple Pending Reads” on page 6–6
The PCI-Avalon bridge has PCI and Avalon-MM interface signals. The
SOPC Builder automatically connects the Avalon-MM interface signals.
For information about Avalon-MM interface signals and their
functionality, refer to the
interfaces
The SOPC Builder appends the instance name of the PCI Compiler
component to all of the corresponding PCI-Avalon bridge component’s
signal names. For example, if the instance name of the PCI Compiler
component is pci_compiler, all of PCI-Avalon bridge component’s
signal names will be <signal name>_pci_compiler, where <signal
name> is the default signal name.
The SOPC Builder system containing the PCI-Avalon bridge has one
asynchronous reset signal named rstn_<pci_compiler_instance_name>.
This signal is used for the entire SOPC Builder system, including the
PCI-Avalon bridge. A second reset signal, reset_n, can be enabled by
selecting Independent Avalon Reset Signal when setting up the
PCI-Avalon bridge. This signal is used for the entire SOPC Builder system
except the PCI-Avalon bridge.
The connection of the reset signal, rstn_<pci_compiler_instance_name>, is
generally a system-specific requirement and is outside the scope of this
document. However, for most PCI applications, this reset signal should
be connected to the PCI reset signal and must meet all PCI reset
chapter in volume 4 of the Quartus II Handbook.
PCI Compiler Version 10.1
System Interconnect Fabric for Memory-Mapped
and
Functional Description
page
7–23.
7–13

Related parts for IPR-PCI/MT32