M30800SAGP-BL#U5 Renesas Electronics America, M30800SAGP-BL#U5 Datasheet - Page 203

IC M32C/80 MCU ROMLESS 100LQFP

M30800SAGP-BL#U5

Manufacturer Part Number
M30800SAGP-BL#U5
Description
IC M32C/80 MCU ROMLESS 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheet

Specifications of M30800SAGP-BL#U5

Core Processor
M16C/80
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
45
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30800SAGP-BL#U5
Manufacturer:
NSC
Quantity:
78
Company:
Part Number:
M30800SAGP-BL#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
M
R
R
e
E
3
. v
J
2
Figure 16.13 Serial Data Logic Inverse
0
C
16.1.3 Continuous Receive Mode
16.1.4 Serial Data Logic Inverse
1
9
8 /
0 .
B
When the UiRRM bit in the UiC1 register (i=0 to 4) is set to "1" (continuous receive mode), the TI bit is set
to "0" (data in the UiTB register) by reading the UiRB register. When the UiRRM bit is set to "1", do not set
dummy data in the UiTB register by program.
When the UiLCH bit (i=0 to 4) in the UiC1 register is set to "1" (inverse), data logic written in the UiTB
register is inversed when transmitted. The inversed receive data logic can be read by reading the UiRB
register. Figure 16.13 shows a switching example of the serial data logic.
0
0
0
2
G
7
N
1
o
o r
0 -
. v
u
1
0
p
0
, 1
0
2
0
0
(2) When the UiLCH bit in the UiC1 register is set to "1" (inverse)
Transfer clock
(1) When the UiLCH bit in the UiC1 register (i=0 to 4) is set to "0" (not inversed)
Transfer clock
NOTE:
5
1. The above applies when the CKPOL bit in the UiC0 register is set to "0" (data is transmitted on
(no inverse)
Page 182
the falling edge) and the UFORM bit in the UiC0 register is set to "0" (LSB first).
(inverse)
TxD
TxD
i
i
"H"
"H"
"H"
"H"
"L"
"L"
"L"
"L"
f o
3
3
0
D
D
0
0
D
D
1
1
D
D
2
2
D
D
3
3
D
D
4
4
16. Serial I/O (Clock Synchronous Serial I/O)
D
D
5
5
D
D
6
6
D
D
7
7

Related parts for M30800SAGP-BL#U5