M30800SAGP-BL#U5 Renesas Electronics America, M30800SAGP-BL#U5 Datasheet - Page 9

IC M32C/80 MCU ROMLESS 100LQFP

M30800SAGP-BL#U5

Manufacturer Part Number
M30800SAGP-BL#U5
Description
IC M32C/80 MCU ROMLESS 100LQFP
Manufacturer
Renesas Electronics America
Series
M16C™ M32C/80r
Datasheet

Specifications of M30800SAGP-BL#U5

Core Processor
M16C/80
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IEBus, SIO, UART/USART
Peripherals
DMA, WDT
Number Of I /o
45
Program Memory Type
ROMless
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
100-LQFP
For Use With
R0K330879S001BE - KIT DEV RSK M32C/87R0K330879S000BE - KIT DEV RSK M32C/87
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M30800SAGP-BL#U5
Manufacturer:
NSC
Quantity:
78
Company:
Part Number:
M30800SAGP-BL#U5
Manufacturer:
Renesas Electronics America
Quantity:
10 000
11. Watchdog Timer ____________________________ 105
12. DMAC_____________________________________ 109
10.2 Software Interrupts ................................................................................................ 83
10.3 Hardware Interrupts ............................................................................................... 84
10.4 High-Speed Interrupt ............................................................................................. 85
10.5 Interrupts and Interrupt Vectors ........................................................................... 85
10.6 Interrupt Request Acknowledgement ................................................................... 89
10.7 INT Interrupt ............................................................................................................ 99
10.8 NMI Interrupt ......................................................................................................... 100
10.9 Key Input Interrupt ............................................................................................... 100
10.10 Address Match Interrupt .................................................................................... 101
10.11 Intelligent I/O Interrupt ....................................................................................... 102
11.1 Count Source Protection Mode ........................................................................... 108
12.1 Transfer Cycle ...................................................................................................... 116
12.2 DMAC Transfer Cycle ........................................................................................... 118
12.3 Channel Priority and DMA Transfer Timing ....................................................... 118
10.2.1 Undefined Instruction Interrupt ..................................................................... 83
10.2.2 Overflow Interrupt ........................................................................................... 83
10.2.3 BRK Interrupt .................................................................................................. 83
10.2.4 BRK2 Interrupt ................................................................................................ 83
10.2.5 INT Instruction Interrupt ................................................................................. 83
10.3.1 Special Interrupts ............................................................................................ 84
10.3.2 Peripheral Function Interrupt ........................................................................ 84
10.5.1 Fixed Vector Tables ........................................................................................ 86
10.5.2 Relocatable Vector Tables .............................................................................. 86
10.6.1 I Flag and IPL ................................................................................................... 89
10.6.2 Interrupt Control Register and RLVL Register ............................................. 89
10.6.3 Interrupt Sequence ......................................................................................... 93
10.6.4 Interrupt Response Time ................................................................................ 94
10.6.5 IPL Change when Interrupt Request is Acknowledged ............................... 95
10.6.6 Saving a Register ............................................................................................ 96
10.6.7 Restoration from Interrupt Routine ............................................................... 96
10.6.8 Interrupt Priority .............................................................................................. 97
10.6.9 Interrupt Priority Level Select Circuit ........................................................... 97
12.1.1 Effect of Source and Destination Addresses ............................................. 116
12.1.2 Effect of the DS Register .............................................................................. 116
12.1.3 Effect of Software Wait State ....................................................................... 116
12.1.4 Effect of RDY Signal ..................................................................................... 116
______
______
________
A-3

Related parts for M30800SAGP-BL#U5