HD64F2676VFC33 Renesas Electronics America, HD64F2676VFC33 Datasheet - Page 47

IC H8S MCU FLASH 256K 144-QFP

HD64F2676VFC33

Manufacturer Part Number
HD64F2676VFC33
Description
IC H8S MCU FLASH 256K 144-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2600r
Datasheets

Specifications of HD64F2676VFC33

Core Processor
H8S/2600
Core Size
16-Bit
Speed
33MHz
Connectivity
IrDA, SCI
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
103
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
8K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 12x10b; D/A 4x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
144-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F2676VFC33
Manufacturer:
RENESAS
Quantity:
5 530
Part Number:
HD64F2676VFC33
Quantity:
9 520
Part Number:
HD64F2676VFC33
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F2676VFC33V
Manufacturer:
RENESAS
Quantity:
5 530
Part Number:
HD64F2676VFC33V
Manufacturer:
ROHM
Quantity:
750 000
Part Number:
HD64F2676VFC33V
Manufacturer:
RENESAS
Quantity:
120
Part Number:
HD64F2676VFC33V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
Section 6 Bus Controller (BSC)
Table 6.1
Table 6.2
Table 6.3
Table 6.4
Table 6.5
Table 6.6
Table 6.7
Table 6.8
Table 6.9
Table 6.10
Table 6.11
Table 6.12
Table 6.13
Section 7 DMA Controller (DMAC)
Table 7.1
Table 7.2
Table 7.3
Table 7.4
Table 7.5
Table 7.6
Table 7.7
Table 7.8
Table 7.9
Table 7.10
Table 7.11
Table 7.12
Section 8 EXDMA Controller
Table 8.1
Table 8.2
Table 8.3
Table 8.4
Section 9 Data Transfer Controller (DTC)
Table 9.1
Table 9.2
Table 9.3
Pin Configuration ................................................................................................... 123
Bus Specifications for Each Area (Basic Bus Interface) ........................................ 155
Data Buses Used and Valid Strobes ....................................................................... 160
Relation between Settings of Bits RMTS2 to RMTS0 and DRAM Space............. 173
Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing .... 174
DRAM Interface Pins............................................................................................. 175
Relation between Settings of Bits RMTS2 to RMTS0 and Synchronous
DRAM Space ......................................................................................................... 198
Relation between Settings of Bits MXC2 to MXC0 and Address Multiplexing .... 199
Synchronous DRAM Interface Pins ....................................................................... 201
Setting CAS Latency .............................................................................................. 204
Idle Cycles in Mixed Accesses to Normal Space and DRAM Continuous
Synchronous DRAM Space.................................................................................... 246
Pin States in Idle Cycle .......................................................................................... 249
Pin States in Bus Released State ............................................................................ 252
Pin Configuration ................................................................................................... 261
Short Address Mode and Full Address Mode (Channel 0)..................................... 262
DMAC Activation Sources .................................................................................... 286
DMAC Transfer Modes.......................................................................................... 288
Register Functions in Sequential Mode.................................................................. 290
Register Functions in Idle Mode ............................................................................ 293
Register Functions in Repeat Mode ....................................................................... 295
Register Functions in Single Address Mode .......................................................... 298
Register Functions in Normal Mode ...................................................................... 301
Register Functions in Block Transfer Mode........................................................... 304
DMAC Channel Priority Order .............................................................................. 325
Interrupt Sources and Priority Order ...................................................................... 329
Pin Configuration ................................................................................................... 337
EXDMAC Transfer Modes .................................................................................... 350
EXDMAC Channel Priority Order......................................................................... 366
Interrupt Sources and Priority Order ...................................................................... 395
Interrupt Sources, DTC Vector Addresses, and Corresponding DTCEs ................ 409
Chain Transfer Conditions ..................................................................................... 412
Register Function in Normal Mode........................................................................ 412
Rev. 3.00 Mar 17, 2006 page xlv of l

Related parts for HD64F2676VFC33