EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 174

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
6–2
I/O Standards Support
Stratix IV Device Handbook Volume 1
This chapter contains the following sections:
Stratix IV devices support a wide range of industry I/O standards.
I/O standards Stratix IV devices support, as well as the typical applications. These
devices support V
Table 6–1. I/O Standards and Applications for Stratix IV Devices (Part 1 of 2)
3.3-V LVTTL/LVCMOS (1),
2.5-V LVCMOS
1.8-V LVCMOS
1.5-V LVCMOS
1.2-V LVCMOS
3.0-V PCI/PCI-X
SSTL-2 Class I and II
SSTL-18 Class I and II
SSTL-15 Class I and II
HSTL-18 Class I and II
HSTL-15 Class I and II
HSTL-12 Class I and II
Differential SSTL-2 Class I and II
Differential SSTL-18 Class I and II
Differential SSTL-15 Class I and II
Differential HSTL-18 Class I and II
Programmable pull-up resistor
Open-drain output
Serial, parallel, and dynamic on-chip termination (OCT)
Differential OCT
Programmable pre-emphasis
Programmable equalization
Programmable differential output voltage (V
“I/O Standards Support”
“I/O Banks” on page 6–5
“I/O Structure” on page 6–17
“On-Chip Termination Support and I/O Termination Schemes” on page 6–24
“OCT Calibration” on page 6–32
“Termination Schemes for I/O Standards” on page 6–38
“Design Considerations” on page 6–46
I/O Standard
CCIO
voltage levels of 3.0, 2.5, 1.8, 1.5, and 1.2 V.
(2)
General purpose
General purpose
General purpose
General purpose
General purpose
DDR SDRAM
DDR2 SDRAM
DDR3 SDRAM
QDRII/RLDRAM II
QDRII/QDRII+/RLDRAM II
General purpose
DDR SDRAM
DDR2 SDRAM
DDR3 SDRAM
Clock interfaces
PC and embedded system
OD
)
Chapter 6: I/O Features in Stratix IV Devices
Application
February 2011 Altera Corporation
Table 6–1
I/O Standards Support
lists the

Related parts for EP4SE530H40I3