EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 714
EP4SE530H40I3
Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(72 pages)
6.EP4SE230F29C3N.pdf
(12 pages)
Specifications of EP4SE530H40I3
Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SE230F29C3N PDF datasheet #6
- Current page: 714 of 1154
- Download datasheet (32Mb)
2–42
Figure 2–24. Receiver Datapath Clocking in Non-Bonded Configurations with Rate Matcher
Note to
(1) The red lines represent the FPGA fabric-Transceiver interface clock, the green lines represent the low-speed parallel clock, the dark red lines
Stratix IV Device Handbook Volume 2: Transceivers
represent the parallel recovered clock, and the blue lines represent the serial recovered clock.
rx_coreclk[0]
rx_coreclk[2]
rx_coreclk[3]
rx_coreclk[1]
Figure
Fabric
FPGA
2–24:
FPGA Fabric_Transceiver
FPGA Fabric_Transceiver
FPGA Fabric_Transceiver
FPGA Fabric_Transceiver
Interface Clock
Interface Clock
Interface Clock
Interface Clock
Figure 2–24
configurations with rate matcher.
In non-bonded configurations with rate matcher, the CDR in each receiver channel
recovers the serial clock from the received data. The serial recovered clock is divided
within the receiver PMA to generate the parallel recovered clock. The deserializer
uses the serial recovered clock in the receiver PMA. The parallel recovered clock and
deserialized data are forwarded to the receiver PCS.
hard IP
hard IP
hard IP
hard IP
PCIe
PCIe
PCIe
PCIe
Interface
Interface
Interface
Interface
tx_clkout[2]
tx_clkout[1]
tx_clkout[0]
PIPE
tx_clkout[3]
PIPE
PIPE
PIPE
shows the receiver datapath clocking in non-bonded channel
Compensation
Compensation
Compensation
Compensation
RX Phase
RX Phase
RX Phase
RX Phase
FIFO
FIFO
FIFO
FIFO
Ordering
Ordering
Ordering
Ordering
Byte
Byte
Byte
Byte
Serializer
Serializer
Serializer
Serializer
Byte
Byte
/2
De-
/2
Byte
/2
Byte
/2
De-
De-
De-
Decoder
Decoder
Decoder
Decoder
8B/10B
8B/10B
8B/10B
8B/10B
Low-Speed Parallel Clock
Low-Speed Parallel Clock
Low-Speed Parallel Clock
Low-Speed Parallel Clock
Receiver Channel PCS
Receiver Channel PCS
Receiver Channel PCS
Receiver Channel PCS
Chapter 2: Transceiver Clocking in Stratix IV Devices
Match
Match
Match
Match
Rate
FIFO
FIFO
Rate
FIFO
Rate
FIFO
Rate
Recovered Clock
Recovered Clock
Recovered Clock
Recovered Clock
Ch2 Parallel
Ch3 Parallel
Ch1 Parallel
Ch0 Parallel
Aligner
Aligner
Aligner
Aligner
Word
Word
Word
Word
Channel 3
Channel 1
Channel 0
Channel 2
Transceiver Channel Datapath Clocking
Serializer
Serializer
Receiver Channel PMA
Serializer
Receiver Channel PMA
Serializer
Receiver Channel PMA
Transmitter Channel PMA
Receiver Channel PMA
Transmitter Channel PMA
Transmitter Channel PMA
Transmitter Channel PMA
De-
Divider
De-
Divider
De-
Divider
De-
Divider
Clock
Local
Clock
Local
Clock
Local
Clock
Local
February 2011 Altera Corporation
(Note 1)
CDR
From CMU0 PLL
From CMU1 PLL
From CMU0 PLL
From CMU1 PLL
CDR
CDR
From CMU0 PLL
From CMU1 PLL
Serial Recovered Clock
CDR
From CMU0 PLL
From CMU1 PLL
Serial Recovered Clock
Serial Recovered Clock
Serial Recovered Clock
Input Reference Clock
Input Reference Clock
Input Reference Clock
Input Reference Clock
Related parts for EP4SE530H40I3
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: