EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 860

no-image

EP4SE530H40I3

Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er

Specifications of EP4SE530H40I3

Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Part Number:
EP4SE530H40I3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
0
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP4SE530H40I3N
0
5–14
Figure 5–5. Method 1—Write Transaction Waveform
Stratix IV Device Handbook Volume 2: Transceivers
logical_address_channel [1:0]
rx_tx_duplex_sel [1:0]
Figure 5–5
example, the number of channels connected to the dynamic reconfiguration controller
is four. Therefore, the logical_channel_address port is 2 bits wide. Also, to initiate
the write transaction, you must assert the write_all signal for one reconfig_clk
cycle.
tx_vodctrl [2:0]
reconfig_clk
Write Transaction
write_all
busy
shows the write transaction waveform when using Method 1. In this
2’b00
2’b00
3’b00
2’b01 (second channel of the ALTGX instance)
2’b10 (transmitter portion only)
3’b11
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Modes Implementation
February 2011 Altera Corporation

Related parts for EP4SE530H40I3