EP4SE530H40I3 Altera, EP4SE530H40I3 Datasheet - Page 925
EP4SE530H40I3
Manufacturer Part Number
EP4SE530H40I3
Description
IC STRATIX IV FPGA 530K 1517HBGA
Manufacturer
Altera
Series
STRATIX® IV Er
Datasheets
1.EP4SGX110DF29C3N.pdf
(80 pages)
2.EP4SGX110DF29C3N.pdf
(1154 pages)
3.EP4SGX110DF29C3N.pdf
(432 pages)
4.EP4SGX110DF29C3N.pdf
(22 pages)
5.EP4SGX110DF29C3N.pdf
(72 pages)
6.EP4SE230F29C3N.pdf
(12 pages)
Specifications of EP4SE530H40I3
Number Of Logic Elements/cells
531200
Number Of Labs/clbs
21248
Total Ram Bits
27376
Number Of I /o
976
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1517-HBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
EP4SE530H40I3
Manufacturer:
ALTERA
Quantity:
325
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
SHARP
Quantity:
1 200
Company:
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA
Quantity:
490
Part Number:
EP4SE530H40I3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
- EP4SGX110DF29C3N PDF datasheet
- EP4SGX110DF29C3N PDF datasheet #2
- EP4SGX110DF29C3N PDF datasheet #3
- EP4SGX110DF29C3N PDF datasheet #4
- EP4SGX110DF29C3N PDF datasheet #5
- EP4SE230F29C3N PDF datasheet #6
- Current page: 925 of 1154
- Download datasheet (32Mb)
Chapter 5: Dynamic Reconfiguration in Stratix IV Devices
Dynamic Reconfiguration Controller Port List
Table 5–16. Dynamic Reconfiguration Controller Port List (ALTGX_RECONFIG Instance) (Part 4 of 13)
February 2011 Altera Corporation
busy
read
data_valid
error
Port Name
Output
Output
Output
Output
Input/
Input
This signal is used to indicate the busy status of the dynamic
reconfiguration controller during offset cancellation. After the
device powers up, this signal remains low for the first
reconfig_clk clock cycle. It then is asserted and remains high
when the dynamic reconfiguration controller performs offset
cancellation on all the receiver channels connected to the
ALTGX_RECONFIG instance.
De-assertion of the
completion of the offset cancellation process.
For more information, refer to
■
■
Assert this signal for one reconfig_clk clock cycle to initiate a
read transaction. The read port is applicable only to the PMA
controls reconfiguration mode and data rate division in transmitter
mode. The read port is available when you select Analog controls
in the Reconfiguration settings screen and select at least one of
the PMA control ports in the Analog controls screen.
For more information, refer to
Controls” on page
Applicable only to PMA controls reconfiguration mode. This port
indicates the validity of the data read from the transceiver by the
dynamic reconfiguration controller.
The current data on the output read ports is the valid data ONLY if
data_valid is high.
This signal is enabled when you enable at least one PMA control
port used in read transactions, for example tx_vodctrl_out.
This indicates that an unsupported operation is attempted. You can
select this in the Error checks/Data rate switch screen. The
dynamic reconfiguration controller de-asserts the busy signal and
asserts the error signal for two reconfig_clk cycles when you
attempt an unsupported operation.
For more information, refer to the
Reconfiguration” on page
PMA controls reconfiguration mode—This signal is high when
the dynamic reconfiguration controller performs a read or write
transaction.
All other dynamic reconfiguration modes—This signal is high
when the dynamic reconfiguration controller writes the .mif into
the transceiver channel.
5–13.
busy signal indicates the successful
Stratix IV Device Handbook Volume 2: Transceivers
5–88.
Description
“Operation” on page
“Dynamically Reconfiguring PMA
“Error Indication During Dynamic
(Note
5–66.
3),
(4)
5–79
Related parts for EP4SE530H40I3
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
CYCLONE II STARTER KIT EP2C20N
Manufacturer:
Altera
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 35 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 15 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 30 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 7ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Classic EPLD
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
High-performance, low-power erasable programmable logic devices with 8 macrocells, 10ns
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
Manufacturer:
Altera Corporation
Datasheet:
Part Number:
Description:
CPLD, EP610 Family, ECMOS Process, 300 Gates, 16 Macro Cells, 16 Reg., 16 User I/Os, 5V Supply, 25 Speed Grade, 24DIP
Manufacturer:
Altera Corporation
Datasheet: