LSI53C875 LSI Logic, LSI53C875 Datasheet - Page 199

no-image

LSI53C875

Manufacturer Part Number
LSI53C875
Description
PCI to Ultra SCSI I/O Processor
Manufacturer
LSI Logic
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LSI53C875-160QFP
Manufacturer:
LSI
Quantity:
20 000
Part Number:
LSI53C875J
Manufacturer:
NS
Quantity:
4 490
Part Number:
LSI53C875J
Manufacturer:
LSILOGIC
Quantity:
20 000
6.1.1 Sample Operation
Each instruction consists of two or three 32-bit words. The first 32-bit
word is always loaded into the
Counter (DBC)
Save (DSPS)
instructions, is loaded into the
indirect I/O or Move instruction, the first two 32-bit opcode fetches is
followed by one or two more 32-bit fetch cycles.
This operation describes execution of a SCRIPTS instruction for a Block
Move instruction.
SCSI SCRIPTS
The host CPU, through programmed I/O, gives the
Pointer (DSP)
address in main memory that points to a SCSI SCRIPTS program
for execution.
Loading the
LSI53C875 to fetch its first instruction at the address just loaded.
This will be from main memory or the internal RAM, depending on
the address.
The LSI53C875 typically fetches two longwords (64 bits) and
decodes the high order byte of the first longword as a SCRIPTS
instruction. If the instruction is a Block Move, the lower three bytes
of the first longword are stored and interpreted as the number of
bytes to be moved. The second longword is stored and interpreted
as the 32-bit beginning address in main memory to which the move
is directed.
For a SCSI send operation, the LSI53C875 waits until there is
enough space in the DMA FIFO to transfer a programmable size
block of data. For a SCSI receive operation, it waits until enough
data is collected in the DMA FIFO for transfer to memory. At this
point, the LSI53C875 requests use of the PCI bus again to transfer
the data.
When the LSI53C875 is granted the PCI bus, it executes (as a bus
master) a burst transfer (programmable size) of data, decrements
the internally stored remaining byte count, increments the address
pointer, and then releases the PCI bus. The LSI53C875 stays off the
PCI bus until the FIFO can again hold (for a write) or has collected
(for a read) enough data to repeat the process.
register. The third word, used only by Memory Move
registers, the second into the
DMA SCRIPTS Pointer (DSP)
register (in the Operating register file) the starting
Temporary (TEMP)
DMA Command (DCMD)
DMA SCRIPTS Pointer
register causes the
shadow register. In an
DMA SCRIPTS
and
DMA Byte
6-3

Related parts for LSI53C875