LSI53C875 LSI Logic, LSI53C875 Datasheet - Page 86

no-image

LSI53C875

Manufacturer Part Number
LSI53C875
Description
PCI to Ultra SCSI I/O Processor
Manufacturer
LSI Logic
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LSI53C875-160QFP
Manufacturer:
LSI
Quantity:
20 000
Part Number:
LSI53C875J
Manufacturer:
NS
Quantity:
4 490
Part Number:
LSI53C875J
Manufacturer:
LSILOGIC
Quantity:
20 000
3-22
Register: 0x34
Capabilities Pointer
Read Only
CP
PCI Functional Description
7
0
1
The Expansion ROM Enable bit, bit 0, is the only bit
defined in this register. This bit is used to control whether
or not the device accepts accesses to its expansion
ROM. When the bit is set, address decoding is enabled,
and a device can be used with or without an expansion
ROM depending on the system configuration. To access
the external memory interface, also set the Memory
Space bit in the
The host system detects the size of the external memory
by first writing the
with all ones and then reading back the register. The
LSI53C875 responds with zeros in all don’t care
locations. The ones in the remaining bits represent the
binary version of the external memory size. For example,
to indicate an external memory size of 32 Kbytes, this
register, when written with ones and read back, returns
ones in the upper 17 bits.
Capabilities Pointer
This register provides an offset into the function’s PCI
Configuration Space for the location of the first item in the
capabilities linked list. Only the LSI53C875E sets this
register to 0x40. The capability pointer replaces the
General Purpose Pin Control (GPCNTL)
earlier revisions of the LSI53C875.
0
0
Command
Expansion ROM Base Address
CP
0
register.
0
register in
0
register
0
0
[7:0]

Related parts for LSI53C875