AT32UC3L-EK Atmel, AT32UC3L-EK Datasheet - Page 243

no-image

AT32UC3L-EK

Manufacturer Part Number
AT32UC3L-EK
Description
KIT EVAL AVR32 UC3 MCU
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT32UC3L-EK

Contents
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
UC3L
Kit Contents
Board
Features
USB / Battery Powered, Board Controller / Bootloader
Svhc
No SVHC (15-Dec-2010)
Rohs Compliant
Yes
Tool Type
Starter Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor Series
AT32
Processor To Be Evaluated
AT32UC3L064
Interface Type
USB, Capacitive Touch
For Use With/related Products
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L-EK
Manufacturer:
Atmel
Quantity:
135
13.7
32099F–11/2010
Module Configuration
The specific configuration for each SCIF instance is listed in the following tables.The module bus
clocks listed here are connected to the system bus clocks. Please refer to the Power Manager
chapter for details.
Table 13-7.
Table 13-8.
Table 13-9.
In AT32UC3L, there are six generic clocks. These are allocated to different functions as shown
in
Table 13-10. Generic Clock Allocation
Module Name
SCIF
Clock number
Table
STARTUP
GAIN[1:0]
0
1
2
3
4
5
6
7
0
1
2
3
0
1
2
13-10. Note that only GCLK4-0 are routed out.
MODULE Clock Name
Oscillator Startup Time
Oscillator
Number of System RC
oscillator clock cycle
0
64
128
2048
4096
8192
16384
Reserved
Oscillator is used with gain G0 (XIN from 0.45 MHz to 12.0 MHz)
Oscillator is used with gain G1 (XIN from 12.0 MHz to 16.0 MHz)
Oscillator is used with gain G2 (XIN equals 16.0 MHz. Used for e.g. increasing S/N
ratio, better drive strength for high ESR crystals)
Oscillator is used with gain G3 (XIN equals 16.0 MHz. Used for e.g. increasing S/N
ratio, better drive strength for high ESR crystals)
Clock Name
CLK_SCIF
Function
DFLLIF main reference and GCLK0 pin
(CLK_DFLLIF_REF)
DFLLIF dithering and ssg reference and GCLK1 pin
(CLK_DFLLIF_DITHER)
AST and GCLK2 pin
Gain Settings
Approximative Equivalent time
(RCSYS = 115 kHz)
0
560 us
1.1 ms
18 ms
36 ms
71 ms
142 ms
Reserved
Description
Clock for the SCIF bus interface
AT32UC3L016/32/64
243

Related parts for AT32UC3L-EK