AT32UC3L-EK Atmel, AT32UC3L-EK Datasheet - Page 780

no-image

AT32UC3L-EK

Manufacturer Part Number
AT32UC3L-EK
Description
KIT EVAL AVR32 UC3 MCU
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT32UC3L-EK

Contents
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
UC3L
Kit Contents
Board
Features
USB / Battery Powered, Board Controller / Bootloader
Svhc
No SVHC (15-Dec-2010)
Rohs Compliant
Yes
Tool Type
Starter Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor Series
AT32
Processor To Be Evaluated
AT32UC3L064
Interface Type
USB, Capacitive Touch
For Use With/related Products
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L-EK
Manufacturer:
Atmel
Quantity:
135
31.6.8.5
31.6.8.6
31.6.8.7
Table 31-58. STATUS_INFO Contents
32099F–11/2010
Bit number
15-9
4-1
8
7
6
5
0
MEMORY_READWRITE_STATUS
BAUD_RATE
STATUS_INFO
Name
Reserved
Reserved
Protected
SAB busy
Chip erase ongoing
CPU halted
Reset status
After a MEMORY_WRITE command this response is sent by AW. The response can also be
sent after a MEMORY_READ command if AW encountered an error when receiving the
address. The response contains 3 bytes, where the first is the status of the command and the 2
next contains the byte count when the first error occurred. The first byte is encoded this way:
Table 31-55. MEMORY_READWRITE_STATUS Status Byte
Table 31-56. MEMORY_READWRITE_STATUS Details
The current baud rate in the AW. See
Table 31-57. BAUD_RATE Details
A status message from AW.
status byte
0x00
0x01
0x02
Other
Response
Response value
Additional data
Response
Response value
Additional data
Description
The protection bit in the internal flash is set. SAB access is restricted. This bit
will read as one during reset.
The SAB bus is busy with a previous transfer. This could indicate that the CPU
is running on a very slow clock, the CPU clock has stopped for some reason
or that the part is in constant reset.
The Chip erase operation has not finished.
This bit will be set if the CPU is halted. This bit will read as zero during reset.
This bit will be set if AW has reset the CPU using the RESET command.
Description
Write successful
SAB busy
Bus error (wrong address)
Reserved
Details
0xC2
Status byte and byte count (2 bytes)
Details
0xC3
Baud rate
Section 31.6.6.7
for more details.
AT32UC3L016/32/64
780

Related parts for AT32UC3L-EK