AT32UC3L-EK Atmel, AT32UC3L-EK Datasheet - Page 835

no-image

AT32UC3L-EK

Manufacturer Part Number
AT32UC3L-EK
Description
KIT EVAL AVR32 UC3 MCU
Manufacturer
Atmel
Type
MCUr
Datasheets

Specifications of AT32UC3L-EK

Contents
*
Silicon Manufacturer
Atmel
Core Architecture
AVR
Core Sub-architecture
UC3L
Kit Contents
Board
Features
USB / Battery Powered, Board Controller / Bootloader
Svhc
No SVHC (15-Dec-2010)
Rohs Compliant
Yes
Tool Type
Starter Kit
Cpu Core
AVR 8
Data Bus Width
8 bit
Processor Series
AT32
Processor To Be Evaluated
AT32UC3L064
Interface Type
USB, Capacitive Touch
For Use With/related Products
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT32UC3L-EK
Manufacturer:
Atmel
Quantity:
135
32099F–11/2010
8. Generic clock sources are kept running in sleep modes
9. DFLL clock is unstable with a fast reference clock
10. DFLLIF indicates coarse lock too early
11. DFLLIF dithering does not work
12. SCIF VERSION register reads 0x100
13. DFLLVERSION register reads 0x200
14. RCCRVERSION register reads 0x100
15. OSC32VERSION register reads 0x100
16. VREGVERSION register reads 0x100
If max step size is above 7, the DFLL might not lock at the correct frequency if the target fre-
quency is below 30MHz.
Fix/Workaround
If the target frequency is below 30MHz, use max step size (DFLL0MAXSTEP.MAXSTEP) of
7 or lower.
If a clock is used as a source for a generic clock when going to a sleep mode where clock
sources are stopped, the source of the generic clock will be kept running. Please refer to the
Power Manager chapter for details about sleep modes.
Fix/Workaround
Disable generic clocks before going to sleep modes where clock sources are stopped to
save power.
The DFLL clock can be unstable when a fast clock is used as reference clock in closed loop
mode.
Fix/Workaround
Use the 32KHz crystal oscillator clock or a clock with similar frequency as DFLLIF reference
clock.
The DFLLIF might indicate coarse lock too early, the DFLL will lose coarse lock and regain it
later.
Fix/Workaround
Use max step size (DFLL0MAXSTEP.MAXSTEP) of 4 or higher.
The DFLLIF dithering does not work.
Fix/Workaround
None.
The VERSION register reads 0x100 instead of 0x102.
Fix/Workaround
None.
The DFLLVERSION register reads 0x200 instead of 0x201.
Fix/Workaround
None.
The RCCRVERSION register reads 0x100 instead of 0x101.
Fix/Workaround
None.
The OSC32VERSION register reads 0x100 instead of 0x101.
Fix/Workaround
None.
The VREGVERSION register reads 0x100 instead of 0x101.
AT32UC3L016/32/64
835

Related parts for AT32UC3L-EK