QG5000X S L9TH Intel, QG5000X S L9TH Datasheet - Page 396

no-image

QG5000X S L9TH

Manufacturer Part Number
QG5000X S L9TH
Description
Manufacturer
Intel
Datasheet

Specifications of QG5000X S L9TH

Lead Free Status / RoHS Status
Compliant
Figure 6-1.
6.1.3
396
Simplified TAP Controller Block Diagram
The TAP logic consists of a finite state machine controller, a serially-accessible
instruction register, instruction decode logic and data registers. The set of data
registers includes those described in the 1149.1 standard (the bypass register, device
ID register, and so forth.), plus Intel 5000X chipset-specific additions.
Accessing the TAP Logic
The TAP is accessed through an 1149.1-compliant TAP controller finite state machine,
which is illustrated in
the TAP Instruction Register or to one of the component-specific data registers. The
TMS pin controls the progress through the state machine. TAP instructions and test
data are loaded serially (in the Shift-IR and Shift-DR states, respectively) using the TDI
pin. A brief description of the controller’s states follows; refer to the IEEE 1149.1
standard for more detailed descriptions.
Figure
6-1. The two major branches represent access to either
Intel
®
5000X Chipset Memory Controller Hub (MCH) Datasheet
Testability

Related parts for QG5000X S L9TH