SW00ENB-ZCC Toshiba, SW00ENB-ZCC Datasheet - Page 190

no-image

SW00ENB-ZCC

Manufacturer Part Number
SW00ENB-ZCC
Description
MCU, MPU & DSP Development Tools CASEWORKS
Manufacturer
Toshiba
Datasheet

Specifications of SW00ENB-ZCC

Tool Type
Development Software Support
Core Architecture
870
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
TB1MOD
(0xFFFF_F192)
Name
Read/Write
Reset Value
Function
Must be written as 00.
7
0
R/W
Figure 12.8 TMRB1 Mode Register
6
0
TMRB1 Mode Register
TMP1940CYAF-148
Software
capture
0: Capture
1: Don’t
TB1CP0
care
Up-counter (UC1) clear control
Capture triggers
Software capture
W*
5
1
00
01
10
11
0
1
0
1
Capture triggers
00: Disabled
01: TB1IN0 TB1IN1
10: TB1IN0 TB1IN0
11: TA1OUT TA1OUT
Disabled
UC1 is reset upon a match with TB1RG1.
Capture disabled
Latches UC1 value into TB1CP0 at rising edges of TB1IN0
Latches UC1 value into TB1CP1 at rising edges of TB1IN1.
Latches UC1 value into TB1CP0 at rising edges of TB1IN0.
Latches UC1 value into TB1CP1 at falling edges of TB1IN0.
Latches UC1 value into TB1CP0 at rising edges of TA1OUT.
Latches UC1 value into TB1CP1 at falling edges of TA1OUT.
Latches UC1 value into TB1CP0.
Don’t care
TB1CPM1 TB1CPM0
4
0
3
0
UC1 clear
control
0: Disable
1: Enable
TB1CLE
TMP1940CYAF
R/W
2
0
TMRB1 clock source
00: TB1IN0 input
01: T1
10: T4
11: T16
TB1CLK1
1
0
TB1CLK0
0
0

Related parts for SW00ENB-ZCC