SW00ENB-ZCC Toshiba, SW00ENB-ZCC Datasheet - Page 220

no-image

SW00ENB-ZCC

Manufacturer Part Number
SW00ENB-ZCC
Description
MCU, MPU & DSP Development Tools CASEWORKS
Manufacturer
Toshiba
Datasheet

Specifications of SW00ENB-ZCC

Tool Type
Development Software Support
Core Architecture
870
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
13.3 Register Description
SC0MOD0
(0xFFFF_F202)
Name
Read/Write
Reset Value
Function
Note:
In I/O Interface mode, a serial clock is selected by the SIO0 Control Register (SC0CR).
Bit 8 of a
transmitted
character
Figure 13.9 SIO0 Mode Register 0 (SC0MOD0)
TB8
7
0
Handshake
control
0: Disables
1: Enables
CTS
operation
CTS
operation
CTSE
6
0
TMP1940CYAF-178
Receive
control
0: Disables
1: Enables
receiver
receiver
RXE
5
0
Wake-up
function
0: Disabled
1: Enabled
WU
4
0
Wake-up function
Handshake ( CTS ) control
R/W
0
1
0
1
Serial transfer mode
00: I/O Interface mode
01: 7-bit UART mode
10: 8-bit UART mode
11: 9-bit UART mode
SM1
Interrupt on every received
character
Interrupt only when RB8 = 1
Disable (Accepts data streams at all times)
Enable
3
0
9-Bit UART Mode
TMP1940CYAF
SM0
2
0
Serial clock (for UART)
00: TA0TRG (timer)
01: Baud rate generator
10: Internal fsys/2 clock
11: External clock
SC1
(SCLK0 input)
1
0
Don’t care
Other Modes
SC0
0
0

Related parts for SW00ENB-ZCC