PNX1702EH/G,557 NXP Semiconductors, PNX1702EH/G,557 Datasheet - Page 318

no-image

PNX1702EH/G,557

Manufacturer Part Number
PNX1702EH/G,557
Description
IC MEDIA PROC 500MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1702EH/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Ram Size
208K x 8
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.33 V ~ 1.47 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-HBGA
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Lead Free Status / Rohs Status
Compliant
Other names
935281647557
PNX1702EH/G
PNX1702EH/G
1. Introduction
2. Functional Description
The DDR Controller is used to interface to off-chip DDR memory.
The primary features of the DDR SDRAM Controller include:
The DDR controller module includes an arbiter which arbitrates between the DDR
burst commands coming from the two different MTL ports. After arbitration, the DDR
burst command selected by the arbiter is put in a 5-entry FIFO. The DDR module has
a refresh counter to keep track of the refresh timing. The DDR module keeps track of
the open pages in the DDR memories. Up to two DDR ranks (with 4 banks each) are
supported resulting in a total of eight pages. The DDR command generator decides
upon which command (refresh, precharge, activate, read, or write) to generate based
on the information in the 5-entry FIFO, the state of the refresh counter, and the state
of the DDR memories as indicated by the open page table.
The PNX17xx Series DDR controller follows the JEDEC specifications, [1][2].
Refer to
Chapter 9: DDR Controller
PNX17xx Series Data Book – Volume 1 of 1
Rev. 1 — 17 March 2006
16- or 32-bit data bus width on DDR SDRAM memory side
two MTL ports (one for the DMA memory traffic, one for the CPU)
Supports x8, x16 and x32 memory devices
Supports 64-Mbit, 128-Mbit, 256-Mbit and 512-Mbit DDR SDRAM memory
devices
Supports up to 2 ranks (physical banks) of memory devices
Maximum of 8 open pages
Maximum address range of 256 MBytes
Halt modes to allow for power consumption reduction
Programmable DDR SDRAM timing parameters that support DDR SDRAM
memory devices up to 200 MHz
Programmable bank mapping scheme to potentially improve bandwidth utilization
(see
Chapter ‘
Section
2.3.1).
for electrical and load constraints.
Preliminary data sheet

Related parts for PNX1702EH/G,557