PNX1702EH/G,557 NXP Semiconductors, PNX1702EH/G,557 Datasheet - Page 551

no-image

PNX1702EH/G,557

Manufacturer Part Number
PNX1702EH/G,557
Description
IC MEDIA PROC 500MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1702EH/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Ram Size
208K x 8
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.33 V ~ 1.47 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-HBGA
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Lead Free Status / Rohs Status
Compliant
Other names
935281647557
PNX1702EH/G
PNX1702EH/G
Philips Semiconductors
Volume 1 of 1
2. Functional Description
3. Operation
PNX17XX_SER_1
Preliminary data sheet
3.1.1 Sample Rate Programming
2.1 Architecture
2.2 General Operations
3.1 Clock Programming
The SPDO module has two basic components: a DMA engine and an emitter. The
emitter is clocked from the DDS (in the Clock module) and can be programmed to the
desired sample rare. The emitter delivers the data stream to the SPDIF Output pin.
Software initially gives SPDO two memory data buffers, then enables the SPDO
block. As soon as the first memory buffer is drained, SPDO requests a new buffer
from software while switching over the use the other memory buffer, and so on.
With the exception of the DDS operation, the SPDO block is generally software
compatible with that of the PNX1300 Series.
A programmable clock generated by the SPDO Direct Digital Synthesizer (DDS).
Note that the DDS resides in the central Clocks module.
In SPDIF, the frame rate always equals f
relation holds for PCM as well as for AC-3 and MPEG audio. Each frame consists of
128 Unit Intervals (UI’s). The length of a UI is determined by the frequency setting of
the SPDO Direct Digital Synthesizer (DDS) in the central clock module.
The DDS can be programmed to emit on chip frequencies from approximately. 1 Hz
to 80 MHz with a maximum jitter of less than 0.579 ns. Refer to
Module
Table 1
Table 1: SPDIF Out Sample Rates and Jitter
f s
f
32.000
44.100
48.000
96.000
s
=
(kHz)
---------------- -
f
128
DDS
shows settings for common sample rate and main clock values.
for details.
Rev. 1 — 17 March 2006
UI (nSec)
244.14
177.15
162.76
81.38
s
, the sample rate of embedded audio. This
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
Chapter 17: SPDIF Output
PNX17xx Series
jitter (nSec)
0.579
0.579
0.579
0.579
Chapter 5 The Clock
(13)
17-2

Related parts for PNX1702EH/G,557