PNX1702EH/G,557 NXP Semiconductors, PNX1702EH/G,557 Datasheet - Page 820

no-image

PNX1702EH/G,557

Manufacturer Part Number
PNX1702EH/G,557
Description
IC MEDIA PROC 500MHZ 456-BGA
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PNX1702EH/G,557

Applications
Multimedia
Core Processor
TriMedia
Controller Series
Nexperia
Ram Size
208K x 8
Interface
I²C, 2-Wire Serial
Number Of I /o
61
Voltage - Supply
1.33 V ~ 1.47 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
456-HBGA
Operating Temperature (min)
0C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Program Memory Type
-
Lead Free Status / Rohs Status
Compliant
Other names
935281647557
PNX1702EH/G
PNX1702EH/G
Philips Semiconductors
Volume 1 of 1
PNX17XX_SER_1
Preliminary data sheet
Figure 7:
AD31
msb
P2.g P2.B
P2.g P2.B
P1.R
P1.R
A+3
A+3
Big-Endian External CPU Drawing Two RGB-565 Pixels
A
A
P1.G
P1.G
P2.R P1.g
P2.R P1.g
A+2
A+1
A+1
A+2
P1.B
P1.B
Note that the Power Macintosh architecture contains a PCI bridge that maintains byte
address invariance. Since all stages inside the PNX17xx Series maintain byte
addresses, the end-to-end result of the complex sequence of actions is a successfully
rendered pair of RGB565 pixels.
It is recommended to use only external big-endian CPU/PCI bridge combinations that
implement the Power Macintosh style byte-invariant address model with the PNX17xx
Series. Some external CPU PCI bridges may only contain a static, transaction-size
CPU unaware swapper. The use of such external components is not recommended
and will require special care in software.
P1.g P1.B
P1.g P1.B
P1.g P1.B
P2.R
P2.R
P1.R
A+1
A+2
A+2
A+1
A+1
A
P2.G
P2.G
P1.G
P1.R P1.g
P1.R P1.g
P1.R P1.g
A+3
A+3
A+1
A
A
A
P2.B
P2.B
P1.B
Rev. 1 — 17 March 2006
lsb
AD00
PowerPC CPU data byte address association
‘GIB Endian’ RGB565 transport across PCI bus, as described in
PCI Multimedia Design Guide, Revision 1.0
Data byte address association
“g”represents partial bits from the “G” pixel
PowerPC CPU Register content create by software
‘swap’ as performed by Power Mac PCI bridge
(for 32-bit CPU store operations)
Big-Endian View of resulting SDRAM content
32 lsbits (or msbits) of 64-bit QVCP read across MTL Bus
Data byte address association
Data byte address association
QVCP view after unit unpack
Data byte address association
QVCP view after big-endian mode swap
© Koninklijke Philips Electronics N.V. 2006. All rights reserved.
PNX17xx Series
Chapter 29: Endian Mode
29-16

Related parts for PNX1702EH/G,557