ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 275

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
24.8.4
24.8.5
24.8.6
24.9
8077H–AVR–12/09
Combined SRAM & SDRAM Configuration
Timing
Initialization
Refresh
Figure 24-9. 4-Port SDRAM configuration
The Clock Enable (CKE) signal is required for SDRAM when the EBI is clocked at 2x the CPU
clock speed.
Configuring Chip Select 3 to SDRAM will enable the initialization of the SDRAM. The “Load
Mode Register” command is automatically issued at the end of the initialization. For the correct
information to be loaded to the SDRAM, one must do one of the following:
1.
2.
initialized.
The SDRAM initialization is non-interruptible by other EBI accesses.
The EBI will automatically handle the refresh of the SDRAM as long as the refresh period is con-
figured. Refresh will be done as soon as available after the refresh counter reaches the period.
The EBI can collect up to 4 refresh commands in case the interface is busy on another chip
select or in the middle of a read/write at a time a refresh should have been performed.
Combined SRAM and SDRAM configuration enables the EBI to have both SDRAM and SRAM
connected at the same time. This only available for devices with 4 port EBI interface.
10 on page 276
Configure SDRAM control registers before enabling Chip Select 3 to SDRAM.
Issue a “Load Mode Register” command and perform a dummy-access after SDRAM is
EBI
shows the configuration with all interface signals.
CAS/RE
BA[1:0]
CS[3:0]
A[11:8]
A[7:0]]
D[7:0]
DQM
CKE
RAS
CLK
WE
CLK
CKE
BA[1:0]
DQM
WE
RAS
CAS
D[7:0]
A[7:0]
A[11:8]
CS
SDRAM
XMEGA A
Figure 24-
275

Related parts for ATAVRDISPLAYX