ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 71

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
6.8
6.8.1
8077H–AVR–12/09
Register Description
CHnMUX – Event Channel n Multiplexer Register
The angle of a quadrature encoder attached to QDPH0, QDPH90 (and QINDX) can now be read
directly from the Timer/Counter Count register. If the Count register is different from BOTTOM
when the index is recognized, the Timer/Counter error flag is set. Similarly the error flag is set if
the position counter passes BOTTOM without the recognition of the index.
.
• Bit 7:0 - CHnMUX[7:0]: Channel Multiplexer
These bits select the event source according to
devices regardless of if the peripheral is present or not. Selecting event sources from peripher-
als that are not present will give the same result as when this register is zero. When this register
is zero no events are routed through. Manually generated events will override the CHnMUX and
be routed to the event channel even if this register is zero.
Table 6-3.
Bit
Read/Write
Initial Value
• Set the period register of the Timer/Counter to ('line count' * 4 - 1). (The line count of the
• Enable the Timer/Counter by setting CLKSEL to a CLKSEL_DIV1.
CHnMUX[7:4]
quadrature encoder).
0000
0000
0000
0000
0000
0000
0000
0000
0001
0001
0001
0001
0001
0001
0001
R/W
CHnMUX[7:0] Bit Settings
7
0
CHnMUX[3:0]
0
0
0
0
1
1
1
1
0
0
0
0
0
0
0
R/W
0
0
0
1
0
0
0
1
0
0
0
0
1
1
1
6
0
X
X
0
0
1
0
0
1
0
0
1
1
0
0
1
X
X
X
X
X
R/W
0
1
0
1
0
1
0
1
0
1
5
0
Group Configuration
RTC_OVF
RTC_CMP
ACA_CH0
ACA_CH1
ACA_WIN
ACB_CH0
ACB_CH1
ACB_WIN
R/W
4
0
CHnMUX[7:0]
Table
R/W
3
0
6-3. This table is valid for all XMEGA
R/W
Event Source
None (manually generated events
only)
(Reserved)
(Reserved)
(Reserved)
RTC Overflow
RTC Compare March
(Reserved)
(Reserved)
ACA Channel 0
ACA Channel 1
ACA Window
ACB Channel 0
ACB Channel 1
ACB Window
(Reserved)
2
0
R/W
1
0
XMEGA A
R/W
0
0
CHnMUX
71

Related parts for ATAVRDISPLAYX