ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 97

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
8.3.4
8.3.5
8.4
8.5
8.5.1
8077H–AVR–12/09
Power Reduction Registers
Register Description – Sleep
Standby Mode
Extended Standby Mode
CTRL- Sleep Control Register
Standby mode is identical to Power-down with the exception that the enabled system clock
sources are kept running, while the CPU, Peripheral and RTC clocks are stopped. This reduces
the wake-up time.
Extended Standby mode is identical to Power-save mode with the exception that the enabled
system clock sources are kept running while the CPU and Peripheral clocks are stopped. This
reduces the wake-up time.
The Power Reduction (PR) registers provides a method to stop the clock to individual peripher-
als. When this is done the current state of the peripheral is frozen and the associated I/O
registers cannot be read or written. Resources used by the peripheral will remain occupied;
hence the peripheral should in most cases be disabled before stopping the clock. Enabling the
clock to a peripheral again, puts the peripheral in the same state as before it was stopped. This
can be used in Idle mode and Active mode to reduce the overall power consumption signifi-
cantly. In all other sleep modes, the peripheral clock is already stopped.
Not all devices have all the peripherals associated with a bit in the power reduction registers.
Setting a power reduction bit for a peripheral that is not available will have no effect.
• Bit 7:4 - Reserved
These bits are unused and reserved for future use. For compatibility with future devices, always
write these bits to zero when this register is written.
• Bit 3:1 - SMODE[2:0]: Sleep Mode Selection
These bits select sleep modes according to
Table 8-2.
Bit
+0x00
Read/Write
Initial Value
SMODE[2:0]
XXX
000
001
010
011
100
R
7
0
-
Sleep mode
R
6
0
-
SEN
0
1
1
1
1
1
R
5
0
-
R
4
0
-
Table 8-2 on page
Group Configuration
PDOWN
R/W
PSAVE
3
0
IDLE
OFF
-
-
SMODE[2:0]
R/W
2
0
97.
R/W
Description
No sleep mode enabled
Idle Mode
Reserved
Power-down Mode
Power-save Mode
Reserved
1
0
XMEGA A
SEN
R/W
0
0
CTRL
97

Related parts for ATAVRDISPLAYX