ATAVRDISPLAYX Atmel, ATAVRDISPLAYX Datasheet - Page 345

no-image

ATAVRDISPLAYX

Manufacturer Part Number
ATAVRDISPLAYX
Description
KIT EVAL XMEGA DISPLAY
Manufacturer
Atmel
Datasheets

Specifications of ATAVRDISPLAYX

Main Purpose
*
Embedded
*
Utilized Ic / Part
*
Primary Attributes
*
Secondary Attributes
*
Silicon Manufacturer
Atmel
Silicon Family Name
ATxmega
Kit Contents
Board
Features
Temperature Sensor, Mono Speaker Via Audio Amplifier
Svhc
No SVHC (15-Dec-2010)
Core Architecture
AVR
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATAVRDISPLAYX
Manufacturer:
Atmel
Quantity:
135
29.3
8077H–AVR–12/09
PDI Physical
(PDI_CLK), and the dedicated Test pin for data input and output (PDI_DATA). A JTAG interface
is also available on most devices, and this can be used for programming and debugging through
the 4-pin JTAG interface. The JTAG interface is IEEE std. 1149.1 compliant, and supports
boundary scan. Unless otherwise stated, all references to the PDI assumes access through the
PDI physical. Any external programmer or on-chip debugger/emulator can be directly connected
to these interfaces, and no external components are required.
Figure 29-1. The PDI with JTAG and PDI physical and closely related modules (grey)
The PDI physical layer handles the basic low-level serial communication. The physical layer
uses a bi-directional half-duplex synchronous serial receiver and transmitter (as a USART in
USRT mode). The physical layer includes start-of-frame detection, frame error detection, parity
generation, parity error detection, and collision detection.
The PDI is accessed through two pins:
In addition to these two pins, V
grammer/debugger and the device.
Figure 29-2. PDI connection
• PDI_CLK: PDI clock input (Reset pin).
• PDI_DATA: PDI data input/output (Test pin).
PDI_CLK
PDI_DATA
TDI
TMI
TCK
TDO
Program and Debug Interface (PDI)
Gnd
(physical layer)
(physical layer)
JTAG Physical
PDI Physical
Programmer/
Debugger
CC
and GND must also be connected between the External Pro-
Figure 29-2 on page 345
Controller
Vcc
PDI
PDI_CLK (RESET)
PDI_DATA (TEST)
shows a typical connection.
PDIBUS
Internal Interfaces
XMEGA A
Controller
Memories
OCD
NVM
NVM
345

Related parts for ATAVRDISPLAYX