HD64F3437STF16V Renesas Electronics America, HD64F3437STF16V Datasheet - Page 108

MCU 3/5V 60K PB-FREE 100-TQFP

HD64F3437STF16V

Manufacturer Part Number
HD64F3437STF16V
Description
MCU 3/5V 60K PB-FREE 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300r
Datasheet

Specifications of HD64F3437STF16V

Core Processor
H8/300
Core Size
8-Bit
Speed
16MHz
Connectivity
Host Interface, I²C, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
74
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437STF16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F3437STF16V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
When an NMI or another enabled interrupt is requested, the interrupt controller transfers the
interrupt request to the CPU and indicates the corresponding vector number. (When two or more
interrupts are requested, the interrupt controller selects the vector number of the interrupt with the
highest priority.) When notified of an interrupt request, at the end of the current instruction or
current hardware exception-handling sequence, the CPU starts the hardware exception-handling
sequence for the interrupt and latches the vector number.
Figure 4.5 is a flowchart of the interrupt (and reset) operations. Figure 4.7 shows the interrupt
timing sequence for the case in which the software interrupt-handling routine is in on-chip ROM
and the stack is in on-chip RAM.
1. An interrupt request is sent to the interrupt controller when an NMI interrupt occurs, and when
2. The interrupt controller checks the I bit in CCR and accepts the interrupt request if the I bit is
3. Among all accepted interrupt requests, the interrupt controller selects the request with the
4. When it receives the interrupt request, the CPU waits until completion of the current
5. In the hardware exception-handling sequence, the CPU first pushes the PC and CCR onto the
6. Next the I bit in CCR is set to 1, masking all further interrupts except NMI.
7. The vector address corresponding to the vector number is generated, the vector table entry at
76
an interrupt occurs on an IRQ input line or in an on-chip supporting module provided the
enable bit of that interrupt is set to 1.
cleared to 0. If the I bit is set to 1 only NMI requests are accepted; other interrupt requests
remain pending.
highest priority and passes it to the CPU. Other interrupt requests remain pending.
instruction or hardware exception-handling sequence, then starts the hardware exception-
handling sequence for the interrupt and latches the interrupt vector number.
stack. See figure 4.6. The stacked PC indicates the address of the first instruction that will be
executed on return from the software interrupt-handling routine.
this vector address is loaded into the program counter, and execution branches to the software
interrupt-handling routine at the address indicated by that entry.

Related parts for HD64F3437STF16V