HD64F3437STF16V Renesas Electronics America, HD64F3437STF16V Datasheet - Page 343

MCU 3/5V 60K PB-FREE 100-TQFP

HD64F3437STF16V

Manufacturer Part Number
HD64F3437STF16V
Description
MCU 3/5V 60K PB-FREE 100-TQFP
Manufacturer
Renesas Electronics America
Series
H8® H8/300r
Datasheet

Specifications of HD64F3437STF16V

Core Processor
H8/300
Core Size
8-Bit
Speed
16MHz
Connectivity
Host Interface, I²C, SCI
Peripherals
POR, PWM, WDT
Number Of I /o
74
Program Memory Size
60KB (60K x 8)
Program Memory Type
FLASH
Ram Size
2K x 8
Voltage - Supply (vcc/vdd)
4.5 V ~ 5.5 V
Data Converters
A/D 8x10b; D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
100-TQFP, 100-VQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HD64F3437STF16V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
HD64F3437STF16V
Manufacturer:
RENESAS/瑞萨
Quantity:
20 000
13.4
CKDBL
0
0
1
1
In master mode, if an instruction to generate a start condition is immediately followed by an
instruction to generate a stop condition, neither condition will be output correctly. To output
consecutive start and stop conditions, after issuing the instruction that generates the start
condition, read the relevant ports, check that SCL and SDA are both low, then issue the
instruction that generates the stop condition.
Either of the following two conditions will start the next transfer. Pay attention to these
conditions when reading or writing to ICDR.
The I
speed mode). In master mode, the I
one bit at a time during communication. If tsr (the time for SCL to go from low to V
the time determined by the input clock of the I
extended. SCL rise time is determined by the pull-up resistance and load capacitance of the
SCL line. To insure proper operation at the set transfer rate, adjust the pull-up resistance and
load capacitance so that the SCL rise time falls below the values given in the table below.
Note on Issuance of Retransmission Start Condition
When issuing a retransmission start condition, the condition must be issued after the SCL clock
falls during the acknowledge bit reception period. After the end of the acknowledge bit, the
next data should be written to ICDR after SCL goes high. Figure 13.16 shows the
recommended program flow for issuing a retransmission start condition. A timing chart for the
flowchart in figure 13.16 is shown in figure 13.17.
Write access to ICDR when ICE = 1 and TRS = 1
Read access to ICDR when ICE = 1 and TRS = 0
2
C bus interface specification for the SCL rise time tsr is under 1000 ns (300 ns for high-
Application Notes
IICX
0
1
0
1
t
Display
7.5t
17.5t
37.5t
cyc
cyc
cyc
cyc
Normal
mode
High-speed
mode
Normal
mode
High-speed
mode
Normal
mode
High-speed
mode
2
C bus interface monitors the SCL line and synchronizes
ø = 5 MHz
1000 ns
300 ns
1000 ns
300 ns
1000 ns
300 ns
2
C bus interface, the high period of SCL is
Time Display
ø = 8 MHz
937 ns
300 ns
1000 ns
300 ns
1000 ns
300 ns
ø = 10 MHz ø = 16 MHz
750 ns
300 ns
1000 ns
300 ns
1000 ns
300 ns
486 ns
300 ns
1000 ns
300 ns
1000 ns
300 ns
IH
) exceeds
311

Related parts for HD64F3437STF16V