TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 532

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
15.4
Operations
15.4
15.4.1
15.4.2
15.4.2.1
Operations
Event counters.
CEC lines are sampled by a 32.768kHz of low speed clock (fs) or TBxOUT which is output of 16bit Timer/
The sampling clock is configurable with the <CECCLKC> bits of the CECFSSEL register.
STAT<CECRISTA> is set. The start bit interrupt is generated when the CECRCR3<CECRSTA> is set to
"1".
and a received interruption generates. By generating the received interruption, CECRSTAT<CE-
CRIEND> is set.
in the CEC circuit internally. This bit is generated from a observation of CEC signal same as other data.
with EOM bit set to"1". Detecting the end of last block, CEC becomes the start bit waiting mode.
The received data is discarded.
Sampling clock
Reception
If a start bit is detected, a start bit interruption generates. By generating start bit interruption, CECR-
If one byte data, EOM bit and ACK bit are received, the received data is stored in CECRBUF register,
In the CECRBUF register, 8 bit data, EOM bit and ACK bit are stored. The ACK bit is not generated
After one data block is received, receiving operation continues until detecting the last block of data
Detecting an error during data reception causes an error interrupt, and CEC waits for the next start bit.
Note:Regarding data reception, please carefully read "15.1.3 Precautions".
interrupt
Start bit
Basic Operation
S
H
D1
D2
D3
Page 508
D4
Receiving interrupt
Dn-2
Dn-1
TMPM362F10FG
Dn

Related parts for TMPM362F10FG