TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 98

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
7.5
Interrupts
standby mode
Not clearing
7.5.2
7.5.2.1
(clearing standby mode)
CPU handles interrupt.
CPU detects interrupt.
CG detects interrupt
Setting for detection
Interrupt generation
setting for sending
interrupt signal
Interrupt Handling
Processing
The following shows how an interrupt is handled.
Flowchart
The following shows how an exception/interrupt is handled. In the following descriptions,
indicates hardware handling.
standby mode
Clearing
Set the relevant NVIC registers for detecting interrupts.
Set the clock generator as well if each interrupt source is used to clear a stand-
by mode.
ο Common setting
NVIC registers
ο setting to clear standby mode
Clock generator
Execute an appropriate setting to send the interrupt signal depending on the in-
terrupt type.
ο Setting for interrupt from external pin
Port
ο Setting for interrupt from peripheral function
Peripheral function (See the chapter of each peripheral function for details.)
An interrupt request is generated.
Interrupt lines used for clearing a standby mode are connected to the CPU via
the clock generator.
The CPU detects the interrupt.
If multiple interrupt requests occur simultaneously, the interrupt request with
the highest priority is detected according to the priority order.
The CPU handles the interrupt.
The CPU pushes register contents to the stack before entering the ISR.
Page 74
indicates software handling.
Details
TMPM362F10FG
"7.5.2.5 CPU process-
"7.5.2.3 Detection by
"7.5.2.4 Detection by
"7.5.2.2 Preparation"
Clock Generator"
CPU"
See
ing"

Related parts for TMPM362F10FG