TMPM362F10FG Toshiba, TMPM362F10FG Datasheet - Page 97

no-image

TMPM362F10FG

Manufacturer Part Number
TMPM362F10FG
Description
32BIT MICROCONTROLLER
Manufacturer
Toshiba
Series
TX03r
Datasheet

Specifications of TMPM362F10FG

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
64MHz
Connectivity
I²C, Microwire, SIO, SPI, SSP, UART/USART
Peripherals
DMA, WDT
Program Memory Size
1MB (1M x 8)
Program Memory Type
FLASH
Ram Size
64K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 16x10b
Package / Case
144-LQFP
Processor Series
TX03
Core
ARM Cortex M3
3rd Party Development Tools
MDK-ARM, RL-ARM, ULINK2
Product Summaries
Summary
Lead Free
Yes
Rohs Compatible Product(s)
Available
Rom (kbytes)
1024K
Rom Type
Flash
Ram (kbytes)
64K
Number Of Pins
144
Package
LQFP(20x20)
Vcc
3V
Cpu Mhz
64
Ssp (ch) Spi
1
I2c/sio (ch)
5
Uart/sio (ch)
12
Usb
-
Can
-
Ethernet
-
External Bus Interface
Y
Cs/wait Controller (ch)
4
Dma Controller
2
10-bit Da Converter
-
10-bit Ad Converter
16
12-bit Ad Converter
-
16-bit Timer / Counter
16
Motor / Igbt Control
-
Real Time Clock
1
Watchdog Timer
Y
Osc Freq Detect
-
Clock Gear
Y
Low-power Hold Function
Y
Remote Control Interface
Y
Hardware Cec Controller
Y
Comparators
-
Low-voltage Detector
-
Etm Hardware Trace
4-bit
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Operating Temperature
-
Number Of I /o
-
Eeprom Size
-
Oscillator Type
-
Lead Free Status / Rohs Status
 Details
Other names
Q5704184A

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TMPM362F10FG
Manufacturer:
Freescale
Quantity:
488
Part Number:
TMPM362F10FG(C)
Manufacturer:
Toshiba
Quantity:
10 000
Table 7-3 List of Interrupt Sources
7.5.1.6
No.
89
90
91
92
93
94
95
96
97
98
99
INTCAPA1
INTCAPB0
INTCAPB1
INTCAPD0
INTCAPD1
INTCAPE0
INTCAPE1
INTCAPF0
INTCAPF1
INTDMACERR
INTDMACTC0
ognizes interrupt signals in "High" level as interrupt. Interrupt signals directly sent from peripheral func-
tions to the CPU are configured to output "High" to indicate an interrupt request.
rupt requests from peripheral functions are set as rising-edge or falling-edge triggered. Interrupt requests
from interrupt pins can be set as level-sensitive ("High" or "Low") or edge-triggered (rising or falling).
is also required. Enable the CGIMCGx<INTxEN> bit and specify the active level in the
CGIMCGx<EMCGx> bits. You must set the active level for interrupt requests from each peripheral func-
tion as shown in Table 7-3
The active level indicates which change in signal of an interrupt source triggers an interrupt. The CPU rec-
Active level is set to the clock generator for interrupts which can be a trigger to release standby. Inter-
If an interrupt source is used for clearing a standby mode, setting the relevant clock generator register
An interrupt request detected by the clock generator is notified to the CPU with a signal in "High" level.
Active level
Note:For the CEC reception / transmission, remote control signal reception and real time clock in-
terrupts, set the <INTxEN> bit to "1" and specify the active level, even when they are not
used for clearing a standby mode.
16-bit TMRB input capture A1
16-bit TMRB input capture B0
16-bit TMRB input capture B1
16-bit TMRB input capture D0
16-bit TMRB input capture D1
16-bit TMRB input capture E0
16-bit TMRB input capture E1
16-bit TMRB input capture F0
16-bit TMRB input capture F1
DMA transmission error
DMA transmission completion
Interrupt Source
Page 73
(Clearing standby)
active level
CG interrupt mode
control register
TMPM362F10FG

Related parts for TMPM362F10FG