h8s-2635 Renesas Electronics Corporation., h8s-2635 Datasheet - Page 1059

no-image

h8s-2635

Manufacturer Part Number
h8s-2635
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
23B.9 Subsleep Mode (U-Mask, W-Mask Version, H8S/2635 Group Only)
23B.9.1 Subsleep Mode
When the SLEEP instruction is executed with the SBYCR SSBY bit = 0, LPWRCR LSON bit = 1,
and TCSR (WDT1) PSS bit = 1, CPU operation shifts to subsleep mode.
In subsleep mode, the CPU is stopped. Supporting modules other than WDT0, and WDT1 are also
stopped. The contents of the CPU’s internal registers, the data in internal RAM, and the statuses of
the internal supporting modules (excluding the SCI, ADC, HCAN, and Motor control PWM) and
I/O ports are retained.
23B.9.2 Exiting Subsleep Mode
Subsleep mode is exited by an interrupt (interrupts from internal supporting modules, NMI pin, or
I R Q 0
(1) Exiting Subsleep Mode by Interrupts
When an interrupt occurs, subsleep mode is exited and interrupt exception processing starts.
enable bit has been cleared to 0, and, in the case of interrupts from the internal supporting
modules, the interrupt enable register has been set to disable the reception of that interrupt, or is
masked by the CPU.
(2) Exiting Subsleep Mode by
For exiting subsleep mode by the
Clearing Software Standby Mode.
(3) Exiting Subsleep Mode by
When the
HD6432638UF, HD64F2638WF, HD6432638WF, HD64F2639UF, HD6432639UF, HD64F2639WF,
In the case of IRQ0 to IRQ5 interrupts, subsleep mode is not cancelled if the corresponding
to
I R Q 5
S T B Y
) , or signals at the
Section 23B Power-Down Modes [HD64F2636UF, HD6432636UF, HD64F2638UF,
HD6432639WF, HD64F2630UF, HD6432630UF, HD64F2630WF, HD6432630WF]
pin level is driven Low, a transition is made to hardware standby mode.
R E S
S T B Y
R E S
R E S
or
pins, see, Clearing with the
Pin
S T B Y
pins.
Rev. 6.00 Feb 22, 2005 page 999 of 1484
R E S
pins in section 23B.6.2,
REJ09B0103-0600

Related parts for h8s-2635