h8s-2635 Renesas Electronics Corporation., h8s-2635 Datasheet - Page 114

no-image

h8s-2635

Manufacturer Part Number
h8s-2635
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
Section 2 CPU
Notes: 1. Size refers to the operand size.
2.6.4
The CPU instructions consist of 2-byte (1-word) units. An instruction consists of an operation
field (op field), a register field (r field), an effective address extension (EA field), and a condition
field (cc).
(1) Operation Field: Indicates the function of the instruction, the addressing mode, and the
operation to be carried out on the operand. The operation field always includes the first four bits of
the instruction. Some instructions have two operation fields.
(2) Register Field: Specifies a general register. Address registers are specified by 3 bits, data
registers by 3 bits or 4 bits. Some instructions have two register fields. Some have no register
field.
(3) Effective Address Extension: Eight, 16, or 32 bits specifying immediate data, an absolute
address, or a displacement.
Rev. 6.00 Feb 22, 2005 page 54 of 1484
REJ09B0103-0600
Type
Block data
transfer
instruction
2. Only registers ER0 to ER6 should be used when using the STM/LDM instruction.
3. Only register ER0, ER1, ER4, or ER5 should be used when using the TAS instruction.
Basic Instruction Formats
B: Byte
W: Word
L: Longword
Instruction
EEPMOV.B
EEPMOV.W
Size *
1
Function
if R4L
else next;
if R4
else next;
Transfers a data block according to parameters set in
general registers R4L or R4, ER5, and ER6.
R4L or R4: size of block (bytes)
ER5: starting source address
ER6: starting destination address
Execution of the next instruction begins as soon as the
transfer is completed.
Repeat @ER5+
Until R4L = 0
Repeat @ER5+
Until R4 = 0
0 then
R4L–1
R4–1
0 then
R4
R4L
@ER6+
@ER6+

Related parts for h8s-2635