h8s-2635 Renesas Electronics Corporation., h8s-2635 Datasheet - Page 313

no-image

h8s-2635

Manufacturer Part Number
h8s-2635
Description
Renesas 16-bit Single-chip Microcomputer H8s Family/h8s/2600 Series
Manufacturer
Renesas Electronics Corporation.
Datasheet
9.6.2
Table 9-8 shows the port A register configuration.
Table 9-8
Notes: 1. Lower 16 bits of the address.
Port A Data Direction Register (PADDR)
PADDR is an 8-bit write-only register, the individual bits of which specify input or output for the
pins of port A. PADDR cannot be read; if it is, an undefined value will be read.
Bits 7 to 4 are reserved; they return an undetermined value if read.
PADDR is initialized to H'0 (bits 3 to 0) by a reset, and in hardware standby mode. It retains its
prior state in software standby mode. The OPE bit in SBYCR is used to select whether the address
output pins retain their output state or become high-impedance when a transition is made to
software standby mode.
Name
Port A data direction register
Port A data register
Port A register
Port A MOS pull-up control register
Port A open-drain control register
Bit
Initial value :
R/W
Modes 4 to 6
The corresponding port A pins become address outputs in accordance with the setting of bits
AE3 to AE0 in PFCR, irrespective of the value of bits PA3DDR to PA0DDR. When pins are
not used as address outputs, setting a PADDR bit to 1 makes the corresponding port A pin an
output port, while clearing the bit to 0 makes the pin an input port.
2. Value of bits 3 to 0.
Register Configuration
Port A Registers
:
:
Undefined Undefined Undefined Undefined
7
6
Abbreviation
PADDR
PADR
PORTA
PAPCR
PAODR
5
4
Rev. 6.00 Feb 22, 2005 page 253 of 1484
R/W
W
R/W
R
R/W
R/W
PA3DDR PA2DDR PA1DDR PA0DDR
W
3
0
Initial Value *
H'0
H'0
Undefined
H'0
H'0
W
2
0
Section 9 I/O Ports
2
REJ09B0103-0600
W
1
0
Address *
H'FE39
H'FF09
H'FFB9
H'FF40
H'FF47
W
0
0
1

Related parts for h8s-2635