HD6417705F133BV Renesas Electronics America, HD6417705F133BV Datasheet - Page 348

MPU 3V 0K PB-FREE 208 FP

HD6417705F133BV

Manufacturer Part Number
HD6417705F133BV
Description
MPU 3V 0K PB-FREE 208 FP
Manufacturer
Renesas Electronics America
Series
SuperH® SH7700r
Datasheet

Specifications of HD6417705F133BV

Core Processor
SH-3
Core Size
32-Bit
Speed
133MHz
Connectivity
EBI/EMI, FIFO, IrDA, SCI, USB
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
105
Program Memory Type
ROMless
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
1.4 V ~ 1.6 V
Data Converters
A/D 4x10b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
208-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Program Memory Size
-
11.5
11.5.1
The LSI switches from a program execution state to software standby mode by executing the
SLEEP instruction when the STBY bit is 1 in STBCR. In software standby mode, not only the
CPU but also the clock and on-chip peripheral modules halt. The clock output from the CKIO pin
also halts.
The contents of the CPU and cache registers remain unchanged. Some registers of on-chip
peripheral modules are, however, initialized. For more details on the states of on-chip peripheral
modules registers in software standby mode, refer to section 24.3, Register States in Each
Operating Mode.
The procedure for moving to software standby mode is as follows:
1. Clear the TME bit in the WDT’s timer control register (WTCSR) to 0 to stop the WDT.
2. Clear the WDT’s timer counter (WTCNT) to 0 and set the CKS2 to CKS0 bits in WTCSR to
3. After the STBY bit in STBCR is set to 1, a SLEEP instruction is executed.
4. Software standby mode is entered and the clocks within the LSI are halted. The STATUS1 pin
11.5.2
Software standby mode is canceled by an interrupt (NMI, IRQ, IRL, PINT, or RTC) or a reset.
Canceling with an Interrupt: The on-chip WDT can be used for hot starts. When the chip detects
an NMI, IRQ*
and software standby mode canceled after the time set in the WDT’s timer control/status register
has elapsed. The STATUS1 and STATUS0 pins both go low. Interrupt exception handling then
begins and a code indicating the interrupt source is set in INTEVT and INTEVT2. After branching
to the interrupt handling routine occurs, clear the STBY bit in STBCR. WTCNT stops
automatically. If the STBY bit is not cleared, WTCNT continues operation and transits to software
standby mode*
voltage rise when the power supply is unstable. At this time, a manual reset is not accepted until
the STBY bit is cleared to 0.
Interrupts are accepted in software standby mode even when the BL bit in SR is 1. If necessary,
save SPC and SSR to the stack before executing the SLEEP instruction.
Immediately after an interrupt is detected, the phase of the clock output of the CKIO pin may be
unstable, until software standby mode is cancelled.
Rev. 2.00, 09/03, page 300 of 690
output goes low and the STATUS0 pin output goes high.
appropriate values to secure the specified oscillation settling time.
Transition to Software Standby Mode
Canceling Software Standby Mode
Software Standby Mode
1
2
, IRL*
when it reaches H'80. This function prevents data from being broken in case of a
1
, PINT*
1
, or RTC*
1
interrupt, the clock will be supplied to the entire chip

Related parts for HD6417705F133BV