DF2367VF33 Renesas Electronics America, DF2367VF33 Datasheet - Page 44

MCU 3V 384K 128-QFP

DF2367VF33

Manufacturer Part Number
DF2367VF33
Description
MCU 3V 384K 128-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheet

Specifications of DF2367VF33

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
84
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
128-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2367VF33
HD64F2367VF33

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2367VF33V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
DF2367VF33V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
DF2367VF33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Figure 6.52 Example of Idle Cycle Operation after DRAM Access (Write after Read)
Figure 6.53 Example of Idle Cycle Operation after DRAM Write Access
Figure 6.54 Example of Timing for Idle Cycle Insertion in Case of Consecutive Read
Figure 6.55 Example of Timing when Write Data Buffer Function is Used ............................. 205
Figure 6.56 Bus Released State Transition Timing ................................................................... 208
Section 7 DMA Controller (DMAC)
Figure 7.1
Figure 7.2
Figure 7.3
Figure 7.4
Figure 7.5
Figure 7.6
Figure 7.7
Figure 7.8
Figure 7.9
Figure 7.10 Example of Single Address Mode Setting Procedure
Figure 7.11 Operation in Normal Mode .................................................................................... 260
Figure 7.12 Example of Normal Mode Setting Procedure......................................................... 261
Figure 7.13 Operation in Block Transfer Mode (BLKDIR = 0)................................................ 263
Figure 7.14 Operation in Block Transfer Mode (BLKDIR = 1)................................................ 264
Figure 7.15 Operation Flow in Block Transfer Mode ............................................................... 265
Figure 7.16 Example of Block Transfer Mode Setting Procedure............................................. 266
Figure 7.17 Example of DMA Transfer Bus Timing................................................................. 267
Figure 7.18 Example of Short Address Mode Transfer............................................................. 268
Figure 7.19 Example of Full Address Mode Transfer (Cycle Steal) ......................................... 269
Figure 7.20 Example of Full Address Mode Transfer (Burst Mode)......................................... 270
Figure 7.21 Example of Full Address Mode Transfer (Block Transfer Mode) ......................... 271
Figure 7.22 Example of DREQ Pin Falling Edge Activated Normal Mode Transfer................ 272
Figure 7.23 Example of DREQ Pin Falling Edge Activated Block Transfer Mode Transfer.... 273
Figure 7.24 Example of DREQ Pin Low Level Activated Normal Mode Transfer................... 274
Figure 7.25 Example of DREQ Pin Low Level Activated Block Transfer Mode Transfer....... 275
Figure 7.26 Example of Single Address Mode Transfer (Byte Read) ....................................... 276
Figure 7.27 Example of Single Address Mode (Word Read) Transfer...................................... 276
Figure 7.28 Example of Single Address Mode Transfer (Byte Write) ...................................... 277
Figure 7.29 Example of Single Address Mode Transfer (Word Write)..................................... 278
Rev.6.00 Mar. 18, 2009 Page xlii of lviii
REJ09B0050-0600
(IDLC = 0, RAST = 0, CAST = 0)......................................................................... 199
(IDLC = 0, ICIS1 = 0, RAST = 0, CAST = 0) ....................................................... 200
and Write Accesses to DRAM Space in RAS Down Mode ................................... 203
Block Diagram of DMAC ...................................................................................... 214
Areas for Register Re-Setting by DTC (Channel 0A) ............................................ 239
Operation in Sequential Mode................................................................................ 247
Example of Sequential Mode Setting Procedure.................................................... 248
Operation in Idle Mode .......................................................................................... 249
Example of Idle Mode Setting Procedure .............................................................. 251
Operation in Repeat mode...................................................................................... 254
Example of Repeat Mode Setting Procedure.......................................................... 255
Operation in Single Address Mode (When Sequential Mode is Specified)............ 257
(When Sequential Mode is Specified).................................................................... 258

Related parts for DF2367VF33