DF2367VF33 Renesas Electronics America, DF2367VF33 Datasheet - Page 700

MCU 3V 384K 128-QFP

DF2367VF33

Manufacturer Part Number
DF2367VF33
Description
MCU 3V 384K 128-QFP
Manufacturer
Renesas Electronics America
Series
H8® H8S/2300r
Datasheet

Specifications of DF2367VF33

Core Processor
H8S/2000
Core Size
16-Bit
Speed
33MHz
Connectivity
I²C, IrDA, SCI, SmartCard
Peripherals
DMA, POR, PWM, WDT
Number Of I /o
84
Program Memory Size
384KB (384K x 8)
Program Memory Type
FLASH
Ram Size
24K x 8
Voltage - Supply (vcc/vdd)
3 V ~ 3.6 V
Data Converters
A/D 10x10b, D/A 2x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 75°C
Package / Case
128-QFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Other names
HD64F2367VF33
HD64F2367VF33

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
DF2367VF33V
Manufacturer:
Renesas Electronics America
Quantity:
135
Part Number:
DF2367VF33V
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Part Number:
DF2367VF33WV
Manufacturer:
Renesas Electronics America
Quantity:
10 000
Section 15 I
Bit Bit Name
4
3
2
Rev.6.00 Mar. 18, 2009 Page 640 of 980
REJ09B0050-0600
NACKF
STOP
AL
2
C Bus Interface2 (IIC2) (Option)
0
0
0
Initial Value R/W
R/W
R/W
R/W
Description
No acknowledge detection flag
[Setting condition]
When no acknowledge is detected from the receive device
in transmission while the ACKE bit in ICIER is 1
[Clearing condition]
When 0 is written in NACKF after reading NACKF = 1
Note: When NACKF = 1 is detected, NACKF must be
Stop condition detection flag
[Setting conditions]
[Clearing condition]
When 0 is written in STOP after reading STOP = 1
Arbitration Lost Flag
This flag indicates that arbitration was lost in master mode.
When two or more master devices attempt to seize the bus
at nearly the same time, if the I
differing from the data it sent, it sets AL to 1 to indicate that
the bus has been taken by another master.
[Clearing condition]
When 0 is written in AL/OVE after reading AL/OVE=1
[Setting conditions]
If the internal SDA and SDA pin disagree at the rise of
SCL in master transmit mode
When the SDA pin outputs high in master mode while a
start condition is detected
In master mode, when a stop condition is detected after
frame transfer
In slave mode, when a stop condition is detected after
the general call address or the first byte slave address,
next to detection of start condition, accords with the
address set in SAR
cleared to 0. Subsequent transmission in not made
until NACKF is cleared to 0.
2
C bus interface detects data

Related parts for DF2367VF33