C8051F302 Silicon Laboratories Inc, C8051F302 Datasheet - Page 107

IC 8051 MCU 8K FLASH 11MLP

C8051F302

Manufacturer Part Number
C8051F302
Description
IC 8051 MCU 8K FLASH 11MLP
Manufacturer
Silicon Laboratories Inc
Series
C8051F30xr
Datasheets

Specifications of C8051F302

Core Processor
8051
Core Size
8-Bit
Speed
25MHz
Connectivity
SMBus (2-Wire/I²C), UART/USART
Peripherals
POR, PWM, Temp Sensor, WDT
Number Of I /o
8
Program Memory Size
8KB (8K x 8)
Program Memory Type
FLASH
Ram Size
256 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 8x8b
Oscillator Type
External
Operating Temperature
-40°C ~ 85°C
Package / Case
11-VQFN
Data Bus Width
8 bit
Data Ram Size
256 B
Interface Type
I2C, SMBus, UART
Maximum Clock Frequency
25 MHz
Number Of Programmable I/os
8
Number Of Timers
16 bit
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
8 bit
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
C8051F302-GMR
Manufacturer:
SiliconL
Quantity:
3 000
Part Number:
C8051F302-GMR
Manufacturer:
SILICON
Quantity:
5 000
Part Number:
C8051F302-GMR
Manufacturer:
SILICONLABS/芯科
Quantity:
20 000
13.4. Using the SMBus
The SMBus can operate in both Master and Slave modes. The interface provides timing and shifting control for serial
transfers; higher level protocol is determined by user software. The SMBus interface provides the following applica-
tion-independent features:
SMBus interrupts are generated for each data byte or slave address that is transferred. When transmitting, this inter-
rupt is generated after the ACK cycle so that software may read the received ACK value; when receiving data, this
interrupt is generated before the ACK cycle so that software may define the outgoing ACK value. See
“13.5. SMBus Transfer Modes” on page 115
Interrupts are also generated to indicate the beginning of a transfer when a master (START generated), or the end of a
transfer when a slave (STOP detected). Software should read the SMB0CN (SMBus Control register) to find the
cause of the SMBus interrupt. The SMB0CN register is described in
on page
SMBus configuration options include:
These options are selected in the SMB0CF register, as described in
ter” on page
Byte-wise serial data transfers
Clock signal generation on SCL (Master Mode only) and SDA data synchronization
Timeout/bus error recognition, as defined by the SMB0CF configuration register
START/STOP timing, detection, and generation
Bus arbitration
Interrupt generation
Status information
Timeout detection (SCL Low Timeout and/or Bus Free Timeout)
SDA setup and hold time extensions
Slave event enable/disable
Clock source selection
111; Table 13.4 provides a quick SMB0CN decoding reference.
108.
for more details on transmission sequences.
Rev. 2.3
Section “13.4.1. SMBus Configuration Regis-
Section “13.4.2. SMB0CN Control Register”
C8051F300/1/2/3/4/5
Section
107

Related parts for C8051F302