EP2AGX190EF29I5N Altera, EP2AGX190EF29I5N Datasheet - Page 544

no-image

EP2AGX190EF29I5N

Manufacturer Part Number
EP2AGX190EF29I5N
Description
IC ARRIA II GX FPGA 190K 780FBGA
Manufacturer
Altera
Series
Arria II GXr

Specifications of EP2AGX190EF29I5N

Number Of Logic Elements/cells
181165
Number Of Labs/clbs
7612
Total Ram Bits
9939
Number Of I /o
372
Voltage - Supply
0.87 V ~ 0.93 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Arria® II GX
Number Of Logic Blocks/elements
190300
# I/os (max)
372
Frequency (max)
500MHz
Operating Supply Voltage (typ)
900mV
Logic Cells
190300
Ram Bits
10380902.4
Operating Supply Voltage (min)
0.87V
Operating Supply Voltage (max)
0.93V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP2AGX190EF29I5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP2AGX190EF29I5N
Manufacturer:
ALTERA
0
Part Number:
EP2AGX190EF29I5N
Manufacturer:
AlTERA
Quantity:
10
Part Number:
EP2AGX190EF29I5N
0
2–54
Arria II Device Handbook Volume 2: Transceivers
1
Because the 0 PPM clock group assignment allows the FPGA CLK input pins and
transceiver REFCLK pins as clock drivers, the Quartus II compiler cannot determine if
there is a 0 PPM difference between the FIFO write clock and read clock for each
channel.
You must ensure that the clock driver for all connected rx_coreclk ports has a 0 PPM
difference with respect to the FIFO write clock in those channels.
Table 2–14
scheme shown in
Table 2–14. Quartus II Assignments for Arria II Devices
From
To
Assignment Name
Value
Note to
(1) You can find the full hierarchy name of the 0 PPM clock driver using the Node Finder feature in the Quartus II
Assignment Editor.
Assignment
Table
lists the Quartus II assignments that you must make for the clocking
2–14:
Figure
Full design hierarchy name of one of the following clock drivers that you
choose to drive the rx_coreclk ports of all identical channels (1):
rx_datain pins of all channels whose rx_coreclk ports are connected
together and driven by the 0 PPM clock driver.
GXB 0 PPM Core Clock Setting
ON
tx_clkout
rx_clkout
coreclkout
FPGA CLK input pins
Transceiver REFCLK pins
Clock output from left and right or top and bottom PLLs
2–29.
Chapter 2: Transceiver Clocking in Arria II Devices
Description
FPGA Fabric-Transceiver Interface Clocking
December 2010 Altera Corporation

Related parts for EP2AGX190EF29I5N