NS7520B-1-I46 Digi International, NS7520B-1-I46 Datasheet - Page 104

no-image

NS7520B-1-I46

Manufacturer Part Number
NS7520B-1-I46
Description
IC ARM MICROPROCESSOR 177BGA
Manufacturer
Digi International
Series
NET+ARM®r
Datasheets

Specifications of NS7520B-1-I46

Applications
Network Processor
Core Processor
ARM7
Program Memory Type
External Program Memory
Controller Series
-
Ram Size
External
Interface
EBI/EMI, Ethernet, DMA, SPI, UART
Number Of I /o
16
Voltage - Supply
1.4 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
177-LFBGA
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
NS7520B-1-I46
Manufacturer:
Digi International
Quantity:
10 000
Part Number:
NS7520B-1-I46
Manufacturer:
NETARM
Quantity:
20 000
Chip Select Base Address register
9 2
M E M m o d u l e c o n f i g u r a t i o n
Table 36: MMCR bit definition
A27 and A26 bit settings
The A27 bit setting determines how the A27 signal is used by the NS7520. CS0OE_ is
generated by an internal logical AND of the CS0_ and OE_ signals. The CS0OE_ signal
goes active low when both CS0_ and OE_ are active low.
The A26 bit setting determines how the A26 signal is used by the NS7520. The CS0WE_
signal is generated by an internal logical AND of the CS0_ and WE_ signals. the
CS0WE_ signal goes active low when both CS0_ and WE_ are active low.
When enabled, these signals maximize the read access timing for external memory
peripherals attached to CS0. When using CS0OE_, the CS0 peripheral’s chip select
input is attached to GND, and the read-access time for that peripheral is referenced
from address instead of chip select. The NS7520 provides the address signals during
the earliest part of each memory cycle. The CS0OE_ and CS0WE_ signals are
connected to the OE_ and WE_ input for the CS0 peripheral.
Address: FFC0 0010/20/30/40/50
The Chip Select Base Address register defines the base starting address for the chip
select.
Note:
D16
D15:00
Bits
R/W
N/A
Access
N S 7 5 2 0 H a r d w a r e R e f e r e n c e , R e v G 9 / 2 0 0 7
The V bit is set to 1 on hardware reset for chip select 0 only.
AMUX2
Reserved
Mnemonic
0
N/A
Reset
Internal/External/RAS/CAS mux
0
1
Used to drive the DRAM RAS/CAS address
multiplexing control signal out the PORTA2 pin,
regardless of the AMUX setting.
When set to 1, the memory controller drives the
DRAM RAS/CAS address multiplexing control
signal out the PORTA2 pin, for an external address
multiplexer to use for DRAM RAS/CAS address
multiplexing control.
N/A
Description
Normal operation
Drive the DRAM MUX control out PORTA2,
regardless of the AMUX and DMUXS settings

Related parts for NS7520B-1-I46